blob: a23d219825db3a527920781f2fc695ab20ab7573 [file] [log] [blame]
Matt Arsenault7d734f42015-01-26 21:16:10 +00001; RUN: llc -march=amdgcn -mcpu=verde -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
2; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s
Tom Stellard4489b852013-05-03 17:21:31 +00003
Matt Arsenault7d734f42015-01-26 21:16:10 +00004
5; FUNC-LABEL: {{^}}or_v2i32:
Matt Arsenault248b7b62014-03-24 20:08:09 +00006; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
7; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard4489b852013-05-03 17:21:31 +00008
Tom Stellard326d6ec2014-11-05 14:50:53 +00009; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
10; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000011define void @or_v2i32(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) {
12 %b_ptr = getelementptr <2 x i32> addrspace(1)* %in, i32 1
13 %a = load <2 x i32> addrspace(1) * %in
14 %b = load <2 x i32> addrspace(1) * %b_ptr
15 %result = or <2 x i32> %a, %b
16 store <2 x i32> %result, <2 x i32> addrspace(1)* %out
17 ret void
18}
19
Matt Arsenault7d734f42015-01-26 21:16:10 +000020; FUNC-LABEL: {{^}}or_v4i32:
Matt Arsenault248b7b62014-03-24 20:08:09 +000021; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
22; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
23; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
24; EG: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000025
Tom Stellard326d6ec2014-11-05 14:50:53 +000026; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
27; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
28; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
29; SI: v_or_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}}
Aaron Watry2fa162e2013-06-25 13:55:29 +000030define void @or_v4i32(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
31 %b_ptr = getelementptr <4 x i32> addrspace(1)* %in, i32 1
32 %a = load <4 x i32> addrspace(1) * %in
33 %b = load <4 x i32> addrspace(1) * %b_ptr
Tom Stellard4489b852013-05-03 17:21:31 +000034 %result = or <4 x i32> %a, %b
35 store <4 x i32> %result, <4 x i32> addrspace(1)* %out
36 ret void
37}
Tom Stellardfb961692013-10-23 00:44:19 +000038
Matt Arsenault7d734f42015-01-26 21:16:10 +000039; FUNC-LABEL: {{^}}scalar_or_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000040; SI: s_or_b32
Matt Arsenault8e2581b2014-03-21 18:01:18 +000041define void @scalar_or_i32(i32 addrspace(1)* %out, i32 %a, i32 %b) {
42 %or = or i32 %a, %b
43 store i32 %or, i32 addrspace(1)* %out
44 ret void
45}
46
Matt Arsenault7d734f42015-01-26 21:16:10 +000047; FUNC-LABEL: {{^}}vector_or_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000048; SI: v_or_b32_e32 v{{[0-9]}}
Matt Arsenault8e2581b2014-03-21 18:01:18 +000049define void @vector_or_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %a, i32 %b) {
50 %loada = load i32 addrspace(1)* %a
51 %or = or i32 %loada, %b
52 store i32 %or, i32 addrspace(1)* %out
53 ret void
54}
55
Matt Arsenault7d734f42015-01-26 21:16:10 +000056; FUNC-LABEL: {{^}}scalar_or_literal_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000057; SI: s_or_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x1869f
Matt Arsenaultfabf5452014-08-15 18:42:22 +000058define void @scalar_or_literal_i32(i32 addrspace(1)* %out, i32 %a) {
59 %or = or i32 %a, 99999
60 store i32 %or, i32 addrspace(1)* %out, align 4
61 ret void
62}
63
Matt Arsenault7d734f42015-01-26 21:16:10 +000064; FUNC-LABEL: {{^}}vector_or_literal_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000065; SI: v_or_b32_e32 v{{[0-9]+}}, 0xffff, v{{[0-9]+}}
Matt Arsenaultfabf5452014-08-15 18:42:22 +000066define void @vector_or_literal_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %a, i32 addrspace(1)* %b) {
67 %loada = load i32 addrspace(1)* %a, align 4
68 %or = or i32 %loada, 65535
69 store i32 %or, i32 addrspace(1)* %out, align 4
70 ret void
71}
72
Matt Arsenault7d734f42015-01-26 21:16:10 +000073; FUNC-LABEL: {{^}}vector_or_inline_immediate_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000074; SI: v_or_b32_e32 v{{[0-9]+}}, 4, v{{[0-9]+}}
Matt Arsenaultfabf5452014-08-15 18:42:22 +000075define void @vector_or_inline_immediate_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %a, i32 addrspace(1)* %b) {
76 %loada = load i32 addrspace(1)* %a, align 4
77 %or = or i32 %loada, 4
78 store i32 %or, i32 addrspace(1)* %out, align 4
79 ret void
80}
81
Matt Arsenault7d734f42015-01-26 21:16:10 +000082; FUNC-LABEL: {{^}}scalar_or_i64:
Matt Arsenault248b7b62014-03-24 20:08:09 +000083; EG-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[2].W, KC0[3].Y
84; EG-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[3].X, KC0[3].Z
Matt Arsenault7d734f42015-01-26 21:16:10 +000085
Tom Stellard326d6ec2014-11-05 14:50:53 +000086; SI: s_or_b64
Matt Arsenaultf35182c2014-03-24 20:08:05 +000087define void @scalar_or_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) {
88 %or = or i64 %a, %b
89 store i64 %or, i64 addrspace(1)* %out
90 ret void
91}
92
Matt Arsenault7d734f42015-01-26 21:16:10 +000093; FUNC-LABEL: {{^}}vector_or_i64:
Tom Stellard326d6ec2014-11-05 14:50:53 +000094; SI: v_or_b32_e32 v{{[0-9]}}
95; SI: v_or_b32_e32 v{{[0-9]}}
Matt Arsenaultf35182c2014-03-24 20:08:05 +000096define void @vector_or_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
97 %loada = load i64 addrspace(1)* %a, align 8
98 %loadb = load i64 addrspace(1)* %a, align 8
99 %or = or i64 %loada, %loadb
100 store i64 %or, i64 addrspace(1)* %out
101 ret void
102}
103
Matt Arsenault7d734f42015-01-26 21:16:10 +0000104; FUNC-LABEL: {{^}}scalar_vector_or_i64:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000105; SI: v_or_b32_e32 v{{[0-9]}}
106; SI: v_or_b32_e32 v{{[0-9]}}
Matt Arsenaultf35182c2014-03-24 20:08:05 +0000107define void @scalar_vector_or_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 %b) {
108 %loada = load i64 addrspace(1)* %a
109 %or = or i64 %loada, %b
110 store i64 %or, i64 addrspace(1)* %out
111 ret void
Tom Stellardfb961692013-10-23 00:44:19 +0000112}
Matt Arsenault248b7b62014-03-24 20:08:09 +0000113
Matt Arsenault7d734f42015-01-26 21:16:10 +0000114; FUNC-LABEL: {{^}}vector_or_i64_loadimm:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000115; SI-DAG: s_mov_b32 [[LO_S_IMM:s[0-9]+]], 0xdf77987f
Matt Arsenault77849922014-11-13 20:44:23 +0000116; SI-DAG: s_movk_i32 [[HI_S_IMM:s[0-9]+]], 0x146f
Tom Stellard326d6ec2014-11-05 14:50:53 +0000117; SI-DAG: buffer_load_dwordx2 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}},
118; SI-DAG: v_or_b32_e32 {{v[0-9]+}}, [[LO_S_IMM]], v[[LO_VREG]]
119; SI-DAG: v_or_b32_e32 {{v[0-9]+}}, [[HI_S_IMM]], v[[HI_VREG]]
120; SI: s_endpgm
Matt Arsenault248b7b62014-03-24 20:08:09 +0000121define void @vector_or_i64_loadimm(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
122 %loada = load i64 addrspace(1)* %a, align 8
123 %or = or i64 %loada, 22470723082367
124 store i64 %or, i64 addrspace(1)* %out
125 ret void
126}
127
128; FIXME: The or 0 should really be removed.
Matt Arsenault7d734f42015-01-26 21:16:10 +0000129; FUNC-LABEL: {{^}}vector_or_i64_imm:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000130; SI: buffer_load_dwordx2 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}},
131; SI: v_or_b32_e32 {{v[0-9]+}}, 8, v[[LO_VREG]]
132; SI: v_or_b32_e32 {{v[0-9]+}}, 0, {{.*}}
133; SI: s_endpgm
Matt Arsenault248b7b62014-03-24 20:08:09 +0000134define void @vector_or_i64_imm(i64 addrspace(1)* %out, i64 addrspace(1)* %a, i64 addrspace(1)* %b) {
135 %loada = load i64 addrspace(1)* %a, align 8
136 %or = or i64 %loada, 8
137 store i64 %or, i64 addrspace(1)* %out
138 ret void
139}
Matt Arsenaultb517c812014-03-27 17:23:31 +0000140
Matt Arsenault7d734f42015-01-26 21:16:10 +0000141; FUNC-LABEL: {{^}}trunc_i64_or_to_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +0000142; SI: s_load_dword s[[SREG0:[0-9]+]]
143; SI: s_load_dword s[[SREG1:[0-9]+]]
144; SI: s_or_b32 s[[SRESULT:[0-9]+]], s[[SREG1]], s[[SREG0]]
145; SI: v_mov_b32_e32 [[VRESULT:v[0-9]+]], s[[SRESULT]]
146; SI: buffer_store_dword [[VRESULT]],
Matt Arsenaultb517c812014-03-27 17:23:31 +0000147define void @trunc_i64_or_to_i32(i32 addrspace(1)* %out, i64 %a, i64 %b) {
148 %add = or i64 %b, %a
149 %trunc = trunc i64 %add to i32
150 store i32 %trunc, i32 addrspace(1)* %out, align 8
151 ret void
152}
Matt Arsenault0d89e842014-07-15 21:44:37 +0000153
Matt Arsenault7d734f42015-01-26 21:16:10 +0000154; FUNC-LABEL: {{^}}or_i1:
155; EG: OR_INT {{\** *}}T{{[0-9]+\.[XYZW], PV\.[XYZW], PS}}
Matt Arsenault0d89e842014-07-15 21:44:37 +0000156
Matt Arsenault7d734f42015-01-26 21:16:10 +0000157; SI: s_or_b64 s[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}]
Matt Arsenault0d89e842014-07-15 21:44:37 +0000158define void @or_i1(float addrspace(1)* %out, float addrspace(1)* %in0, float addrspace(1)* %in1) {
Matt Arsenault7d734f42015-01-26 21:16:10 +0000159 %a = load float addrspace(1)* %in0
160 %b = load float addrspace(1)* %in1
Matt Arsenault0d89e842014-07-15 21:44:37 +0000161 %acmp = fcmp oge float %a, 0.000000e+00
162 %bcmp = fcmp oge float %b, 0.000000e+00
163 %or = or i1 %acmp, %bcmp
164 %result = select i1 %or, float %a, float %b
165 store float %result, float addrspace(1)* %out
166 ret void
167}
Matt Arsenault7d734f42015-01-26 21:16:10 +0000168
169; FUNC-LABEL: {{^}}s_or_i1:
170; SI: s_or_b64 s[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], vcc
171define void @s_or_i1(i1 addrspace(1)* %out, i32 %a, i32 %b, i32 %c, i32 %d) {
172 %cmp0 = icmp eq i32 %a, %b
173 %cmp1 = icmp eq i32 %c, %d
174 %or = or i1 %cmp0, %cmp1
175 store i1 %or, i1 addrspace(1)* %out
176 ret void
177}