Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s |
Tom Stellard | 49f8bfd | 2015-01-06 18:00:21 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=amdgcn -mcpu=verde -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Marek Olsak | 7517077 | 2015-01-27 17:27:15 +0000 | [diff] [blame^] | 3 | ; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 4 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 5 | ; FUNC-LABEL: {{^}}test2: |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 6 | ; EG: AND_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
| 7 | ; EG: AND_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 8 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 9 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
| 10 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
Aaron Watry | 00aeb11 | 2013-06-25 13:55:23 +0000 | [diff] [blame] | 11 | |
| 12 | define void @test2(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) { |
| 13 | %b_ptr = getelementptr <2 x i32> addrspace(1)* %in, i32 1 |
| 14 | %a = load <2 x i32> addrspace(1) * %in |
| 15 | %b = load <2 x i32> addrspace(1) * %b_ptr |
| 16 | %result = and <2 x i32> %a, %b |
| 17 | store <2 x i32> %result, <2 x i32> addrspace(1)* %out |
| 18 | ret void |
| 19 | } |
| 20 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 21 | ; FUNC-LABEL: {{^}}test4: |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 22 | ; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
| 23 | ; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
| 24 | ; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
| 25 | ; EG: AND_INT {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} |
Aaron Watry | 00aeb11 | 2013-06-25 13:55:23 +0000 | [diff] [blame] | 26 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 27 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
| 28 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
| 29 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
| 30 | ; SI: v_and_b32_e32 v{{[0-9]+, v[0-9]+, v[0-9]+}} |
Aaron Watry | 00aeb11 | 2013-06-25 13:55:23 +0000 | [diff] [blame] | 31 | |
| 32 | define void @test4(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 33 | %b_ptr = getelementptr <4 x i32> addrspace(1)* %in, i32 1 |
| 34 | %a = load <4 x i32> addrspace(1) * %in |
| 35 | %b = load <4 x i32> addrspace(1) * %b_ptr |
| 36 | %result = and <4 x i32> %a, %b |
| 37 | store <4 x i32> %result, <4 x i32> addrspace(1)* %out |
| 38 | ret void |
| 39 | } |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 40 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 41 | ; FUNC-LABEL: {{^}}s_and_i32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 42 | ; SI: s_and_b32 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 43 | define void @s_and_i32(i32 addrspace(1)* %out, i32 %a, i32 %b) { |
| 44 | %and = and i32 %a, %b |
| 45 | store i32 %and, i32 addrspace(1)* %out, align 4 |
| 46 | ret void |
| 47 | } |
| 48 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 49 | ; FUNC-LABEL: {{^}}s_and_constant_i32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 50 | ; SI: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x12d687 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 51 | define void @s_and_constant_i32(i32 addrspace(1)* %out, i32 %a) { |
| 52 | %and = and i32 %a, 1234567 |
| 53 | store i32 %and, i32 addrspace(1)* %out, align 4 |
| 54 | ret void |
| 55 | } |
| 56 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 57 | ; FUNC-LABEL: {{^}}v_and_i32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 58 | ; SI: v_and_b32 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 59 | define void @v_and_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr, i32 addrspace(1)* %bptr) { |
| 60 | %a = load i32 addrspace(1)* %aptr, align 4 |
| 61 | %b = load i32 addrspace(1)* %bptr, align 4 |
| 62 | %and = and i32 %a, %b |
| 63 | store i32 %and, i32 addrspace(1)* %out, align 4 |
| 64 | ret void |
| 65 | } |
| 66 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 67 | ; FUNC-LABEL: {{^}}v_and_constant_i32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 68 | ; SI: v_and_b32 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 69 | define void @v_and_constant_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %aptr) { |
| 70 | %a = load i32 addrspace(1)* %aptr, align 4 |
| 71 | %and = and i32 %a, 1234567 |
| 72 | store i32 %and, i32 addrspace(1)* %out, align 4 |
| 73 | ret void |
| 74 | } |
| 75 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 76 | ; FUNC-LABEL: {{^}}s_and_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 77 | ; SI: s_and_b64 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 78 | define void @s_and_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) { |
| 79 | %and = and i64 %a, %b |
| 80 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 81 | ret void |
| 82 | } |
| 83 | |
Matt Arsenault | 0d89e84 | 2014-07-15 21:44:37 +0000 | [diff] [blame] | 84 | ; FIXME: Should use SGPRs |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 85 | ; FUNC-LABEL: {{^}}s_and_i1: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 86 | ; SI: v_and_b32 |
Matt Arsenault | 0d89e84 | 2014-07-15 21:44:37 +0000 | [diff] [blame] | 87 | define void @s_and_i1(i1 addrspace(1)* %out, i1 %a, i1 %b) { |
| 88 | %and = and i1 %a, %b |
| 89 | store i1 %and, i1 addrspace(1)* %out |
| 90 | ret void |
| 91 | } |
| 92 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 93 | ; FUNC-LABEL: {{^}}s_and_constant_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 94 | ; SI: s_and_b64 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 95 | define void @s_and_constant_i64(i64 addrspace(1)* %out, i64 %a) { |
| 96 | %and = and i64 %a, 281474976710655 |
| 97 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 98 | ret void |
| 99 | } |
| 100 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 101 | ; FUNC-LABEL: {{^}}v_and_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 102 | ; SI: v_and_b32 |
| 103 | ; SI: v_and_b32 |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 104 | define void @v_and_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 addrspace(1)* %bptr) { |
| 105 | %a = load i64 addrspace(1)* %aptr, align 8 |
| 106 | %b = load i64 addrspace(1)* %bptr, align 8 |
| 107 | %and = and i64 %a, %b |
| 108 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 109 | ret void |
| 110 | } |
| 111 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 112 | ; FUNC-LABEL: {{^}}v_and_i64_br: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 113 | ; SI: v_and_b32 |
| 114 | ; SI: v_and_b32 |
Tom Stellard | 102c687 | 2014-09-03 15:22:41 +0000 | [diff] [blame] | 115 | define void @v_and_i64_br(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 addrspace(1)* %bptr, i32 %cond) { |
| 116 | entry: |
| 117 | %tmp0 = icmp eq i32 %cond, 0 |
| 118 | br i1 %tmp0, label %if, label %endif |
| 119 | |
| 120 | if: |
| 121 | %a = load i64 addrspace(1)* %aptr, align 8 |
| 122 | %b = load i64 addrspace(1)* %bptr, align 8 |
| 123 | %and = and i64 %a, %b |
| 124 | br label %endif |
| 125 | |
| 126 | endif: |
| 127 | %tmp1 = phi i64 [%and, %if], [0, %entry] |
| 128 | store i64 %tmp1, i64 addrspace(1)* %out, align 8 |
| 129 | ret void |
| 130 | } |
| 131 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 132 | ; FUNC-LABEL: {{^}}v_and_constant_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 133 | ; SI: v_and_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
| 134 | ; SI: v_and_b32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
Matt Arsenault | 284ae08 | 2014-06-09 08:36:53 +0000 | [diff] [blame] | 135 | define void @v_and_constant_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) { |
| 136 | %a = load i64 addrspace(1)* %aptr, align 8 |
| 137 | %and = and i64 %a, 1234567 |
| 138 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 139 | ret void |
| 140 | } |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 141 | |
| 142 | ; FIXME: Replace and 0 with mov 0 |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 143 | ; FUNC-LABEL: {{^}}v_and_inline_imm_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 144 | ; SI: v_and_b32_e32 {{v[0-9]+}}, 64, {{v[0-9]+}} |
| 145 | ; SI: v_and_b32_e32 {{v[0-9]+}}, 0, {{v[0-9]+}} |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 146 | define void @v_and_inline_imm_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr) { |
| 147 | %a = load i64 addrspace(1)* %aptr, align 8 |
| 148 | %and = and i64 %a, 64 |
| 149 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 150 | ret void |
| 151 | } |
| 152 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 153 | ; FUNC-LABEL: {{^}}s_and_inline_imm_i64: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 154 | ; SI: s_and_b64 s{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 64 |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 155 | define void @s_and_inline_imm_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %aptr, i64 %a) { |
| 156 | %and = and i64 %a, 64 |
| 157 | store i64 %and, i64 addrspace(1)* %out, align 8 |
| 158 | ret void |
| 159 | } |