blob: 5398136979a2f2dfae35c53caf1ce2f1964fd09e [file] [log] [blame]
Valery Pykhtin902db312016-08-01 14:21:30 +00001//===-- DSInstructions.td - DS Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class DS_Pseudo <string opName, dag outs, dag ins, string asmOps, list<dag> pattern=[]> :
11 InstSI <outs, ins, "", pattern>,
12 SIMCInstr <opName, SIEncodingFamily.NONE> {
13
14 let SubtargetPredicate = isGCN;
15
16 let LGKM_CNT = 1;
17 let DS = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +000018 let Size = 8;
Valery Pykhtin902db312016-08-01 14:21:30 +000019 let UseNamedOperandTable = 1;
20 let Uses = [M0, EXEC];
21
22 // Most instruction load and store data, so set this as the default.
23 let mayLoad = 1;
24 let mayStore = 1;
25
26 let hasSideEffects = 0;
27 let SchedRW = [WriteLDS];
28
29 let isPseudo = 1;
30 let isCodeGenOnly = 1;
31
32 let AsmMatchConverter = "cvtDS";
33
34 string Mnemonic = opName;
35 string AsmOperands = asmOps;
36
37 // Well these bits a kind of hack because it would be more natural
38 // to test "outs" and "ins" dags for the presence of particular operands
39 bits<1> has_vdst = 1;
40 bits<1> has_addr = 1;
41 bits<1> has_data0 = 1;
42 bits<1> has_data1 = 1;
43
44 bits<1> has_offset = 1; // has "offset" that should be split to offset0,1
45 bits<1> has_offset0 = 1;
46 bits<1> has_offset1 = 1;
47
48 bits<1> has_gds = 1;
49 bits<1> gdsValue = 0; // if has_gds == 0 set gds to this value
50}
51
52class DS_Real <DS_Pseudo ds> :
53 InstSI <ds.OutOperandList, ds.InOperandList, ds.Mnemonic # " " # ds.AsmOperands, []>,
54 Enc64 {
55
56 let isPseudo = 0;
57 let isCodeGenOnly = 0;
58
59 // copy relevant pseudo op flags
60 let SubtargetPredicate = ds.SubtargetPredicate;
61 let AsmMatchConverter = ds.AsmMatchConverter;
62
63 // encoding fields
64 bits<8> vdst;
65 bits<1> gds;
66 bits<8> addr;
67 bits<8> data0;
68 bits<8> data1;
69 bits<8> offset0;
70 bits<8> offset1;
71
72 bits<16> offset;
73 let offset0 = !if(ds.has_offset, offset{7-0}, ?);
74 let offset1 = !if(ds.has_offset, offset{15-8}, ?);
75}
76
77
78// DS Pseudo instructions
79
80class DS_1A1D_NORET<string opName, RegisterClass rc = VGPR_32>
81: DS_Pseudo<opName,
82 (outs),
83 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
84 "$addr, $data0$offset$gds">,
85 AtomicNoRet<opName, 0> {
86
87 let has_data1 = 0;
88 let has_vdst = 0;
89}
90
91class DS_1A_Off8_NORET<string opName> : DS_Pseudo<opName,
92 (outs),
93 (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds),
94 "$addr $offset0$offset1$gds"> {
95
96 let has_data0 = 0;
97 let has_data1 = 0;
98 let has_vdst = 0;
99 let has_offset = 0;
100 let AsmMatchConverter = "cvtDSOffset01";
101}
102
103class DS_1A2D_NORET<string opName, RegisterClass rc = VGPR_32>
104: DS_Pseudo<opName,
105 (outs),
106 (ins VGPR_32:$addr, rc:$data0, rc:$data1, offset:$offset, gds:$gds),
107 "$addr, $data0, $data1"#"$offset"#"$gds">,
108 AtomicNoRet<opName, 0> {
109
110 let has_vdst = 0;
111}
112
113class DS_1A2D_Off8_NORET <string opName, RegisterClass rc = VGPR_32>
114: DS_Pseudo<opName,
115 (outs),
116 (ins VGPR_32:$addr, rc:$data0, rc:$data1,
117 offset0:$offset0, offset1:$offset1, gds:$gds),
118 "$addr, $data0, $data1$offset0$offset1$gds"> {
119
120 let has_vdst = 0;
121 let has_offset = 0;
122 let AsmMatchConverter = "cvtDSOffset01";
123}
124
125class DS_1A1D_RET <string opName, RegisterClass rc = VGPR_32>
126: DS_Pseudo<opName,
127 (outs rc:$vdst),
128 (ins VGPR_32:$addr, rc:$data0, offset:$offset, gds:$gds),
129 "$vdst, $addr, $data0$offset$gds"> {
130
131 let hasPostISelHook = 1;
132 let has_data1 = 0;
133}
134
135class DS_1A2D_RET<string opName,
136 RegisterClass rc = VGPR_32,
137 RegisterClass src = rc>
138: DS_Pseudo<opName,
139 (outs rc:$vdst),
140 (ins VGPR_32:$addr, src:$data0, src:$data1, offset:$offset, gds:$gds),
141 "$vdst, $addr, $data0, $data1$offset$gds"> {
142
143 let hasPostISelHook = 1;
144}
145
146class DS_1A_RET<string opName, RegisterClass rc = VGPR_32>
147: DS_Pseudo<opName,
148 (outs rc:$vdst),
149 (ins VGPR_32:$addr, offset:$offset, gds:$gds),
150 "$vdst, $addr$offset$gds"> {
151
152 let has_data0 = 0;
153 let has_data1 = 0;
154}
155
156class DS_1A_Off8_RET <string opName, RegisterClass rc = VGPR_32>
157: DS_Pseudo<opName,
158 (outs rc:$vdst),
159 (ins VGPR_32:$addr, offset0:$offset0, offset1:$offset1, gds:$gds),
160 "$vdst, $addr$offset0$offset1$gds"> {
161
162 let has_offset = 0;
163 let has_data0 = 0;
164 let has_data1 = 0;
165 let AsmMatchConverter = "cvtDSOffset01";
166}
167
168class DS_1A_RET_GDS <string opName> : DS_Pseudo<opName,
169 (outs VGPR_32:$vdst),
170 (ins VGPR_32:$addr, offset:$offset),
171 "$vdst, $addr$offset gds"> {
172
173 let has_data0 = 0;
174 let has_data1 = 0;
175 let has_gds = 0;
176 let gdsValue = 1;
177}
178
179class DS_0A_RET <string opName> : DS_Pseudo<opName,
180 (outs VGPR_32:$vdst),
181 (ins offset:$offset, gds:$gds),
182 "$vdst$offset$gds"> {
183
184 let mayLoad = 1;
185 let mayStore = 1;
186
187 let has_addr = 0;
188 let has_data0 = 0;
189 let has_data1 = 0;
190}
191
192class DS_1A <string opName> : DS_Pseudo<opName,
193 (outs),
194 (ins VGPR_32:$addr, offset:$offset, gds:$gds),
195 "$addr$offset$gds"> {
196
197 let mayLoad = 1;
198 let mayStore = 1;
199
200 let has_vdst = 0;
201 let has_data0 = 0;
202 let has_data1 = 0;
203}
204
205class DS_1A_GDS <string opName> : DS_Pseudo<opName,
206 (outs),
207 (ins VGPR_32:$addr),
208 "$addr gds"> {
209
210 let has_vdst = 0;
211 let has_data0 = 0;
212 let has_data1 = 0;
213 let has_offset = 0;
214 let has_offset0 = 0;
215 let has_offset1 = 0;
216
217 let has_gds = 0;
218 let gdsValue = 1;
219}
220
221class DS_1A1D_PERMUTE <string opName, SDPatternOperator node = null_frag>
222: DS_Pseudo<opName,
223 (outs VGPR_32:$vdst),
224 (ins VGPR_32:$addr, VGPR_32:$data0, offset:$offset),
225 "$vdst, $addr, $data0$offset",
226 [(set i32:$vdst,
227 (node (DS1Addr1Offset i32:$addr, i16:$offset), i32:$data0))] > {
228
229 let mayLoad = 0;
230 let mayStore = 0;
231 let isConvergent = 1;
232
233 let has_data1 = 0;
234 let has_gds = 0;
235}
236
237def DS_ADD_U32 : DS_1A1D_NORET<"ds_add_u32">;
238def DS_SUB_U32 : DS_1A1D_NORET<"ds_sub_u32">;
239def DS_RSUB_U32 : DS_1A1D_NORET<"ds_rsub_u32">;
240def DS_INC_U32 : DS_1A1D_NORET<"ds_inc_u32">;
241def DS_DEC_U32 : DS_1A1D_NORET<"ds_dec_u32">;
242def DS_MIN_I32 : DS_1A1D_NORET<"ds_min_i32">;
243def DS_MAX_I32 : DS_1A1D_NORET<"ds_max_i32">;
244def DS_MIN_U32 : DS_1A1D_NORET<"ds_min_u32">;
245def DS_MAX_U32 : DS_1A1D_NORET<"ds_max_u32">;
246def DS_AND_B32 : DS_1A1D_NORET<"ds_and_b32">;
247def DS_OR_B32 : DS_1A1D_NORET<"ds_or_b32">;
248def DS_XOR_B32 : DS_1A1D_NORET<"ds_xor_b32">;
Artem Tamazov2e217b82016-09-21 16:35:44 +0000249def DS_ADD_F32 : DS_1A1D_NORET<"ds_add_f32">;
Artem Tamazov751985a2016-10-21 14:49:22 +0000250def DS_MIN_F32 : DS_1A1D_NORET<"ds_min_f32">;
251def DS_MAX_F32 : DS_1A1D_NORET<"ds_max_f32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000252
253let mayLoad = 0 in {
254def DS_WRITE_B8 : DS_1A1D_NORET<"ds_write_b8">;
255def DS_WRITE_B16 : DS_1A1D_NORET<"ds_write_b16">;
256def DS_WRITE_B32 : DS_1A1D_NORET<"ds_write_b32">;
257def DS_WRITE2_B32 : DS_1A2D_Off8_NORET<"ds_write2_b32">;
258def DS_WRITE2ST64_B32 : DS_1A2D_Off8_NORET<"ds_write2st64_b32">;
259}
260
261def DS_MSKOR_B32 : DS_1A2D_NORET<"ds_mskor_b32">;
262def DS_CMPST_B32 : DS_1A2D_NORET<"ds_cmpst_b32">;
263def DS_CMPST_F32 : DS_1A2D_NORET<"ds_cmpst_f32">;
Valery Pykhtin902db312016-08-01 14:21:30 +0000264
265def DS_ADD_U64 : DS_1A1D_NORET<"ds_add_u64", VReg_64>;
266def DS_SUB_U64 : DS_1A1D_NORET<"ds_sub_u64", VReg_64>;
267def DS_RSUB_U64 : DS_1A1D_NORET<"ds_rsub_u64", VReg_64>;
268def DS_INC_U64 : DS_1A1D_NORET<"ds_inc_u64", VReg_64>;
269def DS_DEC_U64 : DS_1A1D_NORET<"ds_dec_u64", VReg_64>;
270def DS_MIN_I64 : DS_1A1D_NORET<"ds_min_i64", VReg_64>;
271def DS_MAX_I64 : DS_1A1D_NORET<"ds_max_i64", VReg_64>;
272def DS_MIN_U64 : DS_1A1D_NORET<"ds_min_u64", VReg_64>;
273def DS_MAX_U64 : DS_1A1D_NORET<"ds_max_u64", VReg_64>;
274def DS_AND_B64 : DS_1A1D_NORET<"ds_and_b64", VReg_64>;
275def DS_OR_B64 : DS_1A1D_NORET<"ds_or_b64", VReg_64>;
276def DS_XOR_B64 : DS_1A1D_NORET<"ds_xor_b64", VReg_64>;
277def DS_MSKOR_B64 : DS_1A2D_NORET<"ds_mskor_b64", VReg_64>;
278let mayLoad = 0 in {
279def DS_WRITE_B64 : DS_1A1D_NORET<"ds_write_b64", VReg_64>;
280def DS_WRITE2_B64 : DS_1A2D_Off8_NORET<"ds_write2_b64", VReg_64>;
281def DS_WRITE2ST64_B64 : DS_1A2D_Off8_NORET<"ds_write2st64_b64", VReg_64>;
282}
283def DS_CMPST_B64 : DS_1A2D_NORET<"ds_cmpst_b64", VReg_64>;
284def DS_CMPST_F64 : DS_1A2D_NORET<"ds_cmpst_f64", VReg_64>;
285def DS_MIN_F64 : DS_1A1D_NORET<"ds_min_f64", VReg_64>;
286def DS_MAX_F64 : DS_1A1D_NORET<"ds_max_f64", VReg_64>;
287
288def DS_ADD_RTN_U32 : DS_1A1D_RET<"ds_add_rtn_u32">,
289 AtomicNoRet<"ds_add_u32", 1>;
Artem Tamazov2e217b82016-09-21 16:35:44 +0000290def DS_ADD_RTN_F32 : DS_1A1D_RET<"ds_add_rtn_f32">,
291 AtomicNoRet<"ds_add_f32", 1>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000292def DS_SUB_RTN_U32 : DS_1A1D_RET<"ds_sub_rtn_u32">,
293 AtomicNoRet<"ds_sub_u32", 1>;
294def DS_RSUB_RTN_U32 : DS_1A1D_RET<"ds_rsub_rtn_u32">,
295 AtomicNoRet<"ds_rsub_u32", 1>;
296def DS_INC_RTN_U32 : DS_1A1D_RET<"ds_inc_rtn_u32">,
297 AtomicNoRet<"ds_inc_u32", 1>;
298def DS_DEC_RTN_U32 : DS_1A1D_RET<"ds_dec_rtn_u32">,
299 AtomicNoRet<"ds_dec_u32", 1>;
300def DS_MIN_RTN_I32 : DS_1A1D_RET<"ds_min_rtn_i32">,
301 AtomicNoRet<"ds_min_i32", 1>;
302def DS_MAX_RTN_I32 : DS_1A1D_RET<"ds_max_rtn_i32">,
303 AtomicNoRet<"ds_max_i32", 1>;
304def DS_MIN_RTN_U32 : DS_1A1D_RET<"ds_min_rtn_u32">,
305 AtomicNoRet<"ds_min_u32", 1>;
306def DS_MAX_RTN_U32 : DS_1A1D_RET<"ds_max_rtn_u32">,
307 AtomicNoRet<"ds_max_u32", 1>;
308def DS_AND_RTN_B32 : DS_1A1D_RET<"ds_and_rtn_b32">,
309 AtomicNoRet<"ds_and_b32", 1>;
310def DS_OR_RTN_B32 : DS_1A1D_RET<"ds_or_rtn_b32">,
311 AtomicNoRet<"ds_or_b32", 1>;
312def DS_XOR_RTN_B32 : DS_1A1D_RET<"ds_xor_rtn_b32">,
313 AtomicNoRet<"ds_xor_b32", 1>;
314def DS_MSKOR_RTN_B32 : DS_1A2D_RET<"ds_mskor_rtn_b32">,
315 AtomicNoRet<"ds_mskor_b32", 1>;
316def DS_CMPST_RTN_B32 : DS_1A2D_RET <"ds_cmpst_rtn_b32">,
317 AtomicNoRet<"ds_cmpst_b32", 1>;
318def DS_CMPST_RTN_F32 : DS_1A2D_RET <"ds_cmpst_rtn_f32">,
319 AtomicNoRet<"ds_cmpst_f32", 1>;
Artem Tamazov751985a2016-10-21 14:49:22 +0000320def DS_MIN_RTN_F32 : DS_1A1D_RET <"ds_min_rtn_f32">,
Valery Pykhtin902db312016-08-01 14:21:30 +0000321 AtomicNoRet<"ds_min_f32", 1>;
Artem Tamazov751985a2016-10-21 14:49:22 +0000322def DS_MAX_RTN_F32 : DS_1A1D_RET <"ds_max_rtn_f32">,
Valery Pykhtin902db312016-08-01 14:21:30 +0000323 AtomicNoRet<"ds_max_f32", 1>;
324
325def DS_WRXCHG_RTN_B32 : DS_1A1D_RET<"ds_wrxchg_rtn_b32">,
326 AtomicNoRet<"", 1>;
327def DS_WRXCHG2_RTN_B32 : DS_1A2D_RET<"ds_wrxchg2_rtn_b32", VReg_64, VGPR_32>,
328 AtomicNoRet<"", 1>;
329def DS_WRXCHG2ST64_RTN_B32 : DS_1A2D_RET<"ds_wrxchg2st64_rtn_b32", VReg_64, VGPR_32>,
330 AtomicNoRet<"", 1>;
331
332def DS_ADD_RTN_U64 : DS_1A1D_RET<"ds_add_rtn_u64", VReg_64>,
333 AtomicNoRet<"ds_add_u64", 1>;
334def DS_SUB_RTN_U64 : DS_1A1D_RET<"ds_sub_rtn_u64", VReg_64>,
335 AtomicNoRet<"ds_sub_u64", 1>;
336def DS_RSUB_RTN_U64 : DS_1A1D_RET<"ds_rsub_rtn_u64", VReg_64>,
337 AtomicNoRet<"ds_rsub_u64", 1>;
338def DS_INC_RTN_U64 : DS_1A1D_RET<"ds_inc_rtn_u64", VReg_64>,
339 AtomicNoRet<"ds_inc_u64", 1>;
340def DS_DEC_RTN_U64 : DS_1A1D_RET<"ds_dec_rtn_u64", VReg_64>,
341 AtomicNoRet<"ds_dec_u64", 1>;
342def DS_MIN_RTN_I64 : DS_1A1D_RET<"ds_min_rtn_i64", VReg_64>,
343 AtomicNoRet<"ds_min_i64", 1>;
344def DS_MAX_RTN_I64 : DS_1A1D_RET<"ds_max_rtn_i64", VReg_64>,
345 AtomicNoRet<"ds_max_i64", 1>;
346def DS_MIN_RTN_U64 : DS_1A1D_RET<"ds_min_rtn_u64", VReg_64>,
347 AtomicNoRet<"ds_min_u64", 1>;
348def DS_MAX_RTN_U64 : DS_1A1D_RET<"ds_max_rtn_u64", VReg_64>,
349 AtomicNoRet<"ds_max_u64", 1>;
350def DS_AND_RTN_B64 : DS_1A1D_RET<"ds_and_rtn_b64", VReg_64>,
351 AtomicNoRet<"ds_and_b64", 1>;
352def DS_OR_RTN_B64 : DS_1A1D_RET<"ds_or_rtn_b64", VReg_64>,
353 AtomicNoRet<"ds_or_b64", 1>;
354def DS_XOR_RTN_B64 : DS_1A1D_RET<"ds_xor_rtn_b64", VReg_64>,
355 AtomicNoRet<"ds_xor_b64", 1>;
356def DS_MSKOR_RTN_B64 : DS_1A2D_RET<"ds_mskor_rtn_b64", VReg_64>,
357 AtomicNoRet<"ds_mskor_b64", 1>;
358def DS_CMPST_RTN_B64 : DS_1A2D_RET<"ds_cmpst_rtn_b64", VReg_64>,
359 AtomicNoRet<"ds_cmpst_b64", 1>;
360def DS_CMPST_RTN_F64 : DS_1A2D_RET<"ds_cmpst_rtn_f64", VReg_64>,
361 AtomicNoRet<"ds_cmpst_f64", 1>;
362def DS_MIN_RTN_F64 : DS_1A1D_RET<"ds_min_rtn_f64", VReg_64>,
363 AtomicNoRet<"ds_min_f64", 1>;
364def DS_MAX_RTN_F64 : DS_1A1D_RET<"ds_max_rtn_f64", VReg_64>,
365 AtomicNoRet<"ds_max_f64", 1>;
366
367def DS_WRXCHG_RTN_B64 : DS_1A1D_RET<"ds_wrxchg_rtn_b64", VReg_64>,
368 AtomicNoRet<"ds_wrxchg_b64", 1>;
369def DS_WRXCHG2_RTN_B64 : DS_1A2D_RET<"ds_wrxchg2_rtn_b64", VReg_128, VReg_64>,
370 AtomicNoRet<"ds_wrxchg2_b64", 1>;
371def DS_WRXCHG2ST64_RTN_B64 : DS_1A2D_RET<"ds_wrxchg2st64_rtn_b64", VReg_128, VReg_64>,
372 AtomicNoRet<"ds_wrxchg2st64_b64", 1>;
373
374def DS_GWS_INIT : DS_1A_GDS<"ds_gws_init">;
375def DS_GWS_SEMA_V : DS_1A_GDS<"ds_gws_sema_v">;
376def DS_GWS_SEMA_BR : DS_1A_GDS<"ds_gws_sema_br">;
377def DS_GWS_SEMA_P : DS_1A_GDS<"ds_gws_sema_p">;
378def DS_GWS_BARRIER : DS_1A_GDS<"ds_gws_barrier">;
379
380def DS_ADD_SRC2_U32 : DS_1A<"ds_add_src2_u32">;
381def DS_SUB_SRC2_U32 : DS_1A<"ds_sub_src2_u32">;
382def DS_RSUB_SRC2_U32 : DS_1A<"ds_rsub_src2_u32">;
383def DS_INC_SRC2_U32 : DS_1A<"ds_inc_src2_u32">;
384def DS_DEC_SRC2_U32 : DS_1A<"ds_dec_src2_u32">;
385def DS_MIN_SRC2_I32 : DS_1A<"ds_min_src2_i32">;
386def DS_MAX_SRC2_I32 : DS_1A<"ds_max_src2_i32">;
387def DS_MIN_SRC2_U32 : DS_1A<"ds_min_src2_u32">;
388def DS_MAX_SRC2_U32 : DS_1A<"ds_max_src2_u32">;
389def DS_AND_SRC2_B32 : DS_1A<"ds_and_src_b32">;
390def DS_OR_SRC2_B32 : DS_1A<"ds_or_src2_b32">;
391def DS_XOR_SRC2_B32 : DS_1A<"ds_xor_src2_b32">;
392def DS_MIN_SRC2_F32 : DS_1A<"ds_min_src2_f32">;
393def DS_MAX_SRC2_F32 : DS_1A<"ds_max_src2_f32">;
394
395def DS_ADD_SRC2_U64 : DS_1A<"ds_add_src2_u64">;
396def DS_SUB_SRC2_U64 : DS_1A<"ds_sub_src2_u64">;
397def DS_RSUB_SRC2_U64 : DS_1A<"ds_rsub_src2_u64">;
398def DS_INC_SRC2_U64 : DS_1A<"ds_inc_src2_u64">;
399def DS_DEC_SRC2_U64 : DS_1A<"ds_dec_src2_u64">;
400def DS_MIN_SRC2_I64 : DS_1A<"ds_min_src2_i64">;
401def DS_MAX_SRC2_I64 : DS_1A<"ds_max_src2_i64">;
402def DS_MIN_SRC2_U64 : DS_1A<"ds_min_src2_u64">;
403def DS_MAX_SRC2_U64 : DS_1A<"ds_max_src2_u64">;
404def DS_AND_SRC2_B64 : DS_1A<"ds_and_src2_b64">;
405def DS_OR_SRC2_B64 : DS_1A<"ds_or_src2_b64">;
406def DS_XOR_SRC2_B64 : DS_1A<"ds_xor_src2_b64">;
407def DS_MIN_SRC2_F64 : DS_1A<"ds_min_src2_f64">;
408def DS_MAX_SRC2_F64 : DS_1A<"ds_max_src2_f64">;
409
410def DS_WRITE_SRC2_B32 : DS_1A_Off8_NORET<"ds_write_src2_b32">;
411def DS_WRITE_SRC2_B64 : DS_1A_Off8_NORET<"ds_write_src2_b64">;
412
413let Uses = [EXEC], mayLoad = 0, mayStore = 0, isConvergent = 1 in {
414def DS_SWIZZLE_B32 : DS_1A_RET <"ds_swizzle_b32">;
415}
416
417let mayStore = 0 in {
418def DS_READ_I8 : DS_1A_RET<"ds_read_i8">;
419def DS_READ_U8 : DS_1A_RET<"ds_read_u8">;
420def DS_READ_I16 : DS_1A_RET<"ds_read_i16">;
421def DS_READ_U16 : DS_1A_RET<"ds_read_u16">;
422def DS_READ_B32 : DS_1A_RET<"ds_read_b32">;
423def DS_READ_B64 : DS_1A_RET<"ds_read_b64", VReg_64>;
424
425def DS_READ2_B32 : DS_1A_Off8_RET<"ds_read2_b32", VReg_64>;
426def DS_READ2ST64_B32 : DS_1A_Off8_RET<"ds_read2st64_b32", VReg_64>;
427
428def DS_READ2_B64 : DS_1A_Off8_RET<"ds_read2_b64", VReg_128>;
429def DS_READ2ST64_B64 : DS_1A_Off8_RET<"ds_read2st64_b64", VReg_128>;
430}
431
432let SubtargetPredicate = isSICI in {
433def DS_CONSUME : DS_0A_RET<"ds_consume">;
434def DS_APPEND : DS_0A_RET<"ds_append">;
435def DS_ORDERED_COUNT : DS_1A_RET_GDS<"ds_ordered_count">;
436}
437
438//===----------------------------------------------------------------------===//
439// Instruction definitions for CI and newer.
440//===----------------------------------------------------------------------===//
441// Remaining instructions:
442// DS_NOP
443// DS_GWS_SEMA_RELEASE_ALL
444// DS_WRAP_RTN_B32
445// DS_CNDXCHG32_RTN_B64
446// DS_WRITE_B96
447// DS_WRITE_B128
448// DS_CONDXCHG32_RTN_B128
449// DS_READ_B96
450// DS_READ_B128
451
452let SubtargetPredicate = isCIVI in {
453
454def DS_WRAP_RTN_F32 : DS_1A1D_RET <"ds_wrap_rtn_f32">,
455 AtomicNoRet<"ds_wrap_f32", 1>;
456
457} // let SubtargetPredicate = isCIVI
458
459//===----------------------------------------------------------------------===//
460// Instruction definitions for VI and newer.
461//===----------------------------------------------------------------------===//
462
463let SubtargetPredicate = isVI in {
464
465let Uses = [EXEC] in {
466def DS_PERMUTE_B32 : DS_1A1D_PERMUTE <"ds_permute_b32",
467 int_amdgcn_ds_permute>;
468def DS_BPERMUTE_B32 : DS_1A1D_PERMUTE <"ds_bpermute_b32",
469 int_amdgcn_ds_bpermute>;
470}
471
472} // let SubtargetPredicate = isVI
473
474//===----------------------------------------------------------------------===//
475// DS Patterns
476//===----------------------------------------------------------------------===//
477
478let Predicates = [isGCN] in {
479
480def : Pat <
481 (int_amdgcn_ds_swizzle i32:$src, imm:$offset16),
482 (DS_SWIZZLE_B32 $src, (as_i16imm $offset16), (i1 0))
483>;
484
485class DSReadPat <DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
486 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
487 (inst $ptr, (as_i16imm $offset), (i1 0))
488>;
489
490def : DSReadPat <DS_READ_I8, i32, si_sextload_local_i8>;
491def : DSReadPat <DS_READ_U8, i32, si_az_extload_local_i8>;
492def : DSReadPat <DS_READ_I16, i32, si_sextload_local_i16>;
493def : DSReadPat <DS_READ_U16, i32, si_az_extload_local_i16>;
494def : DSReadPat <DS_READ_B32, i32, si_load_local>;
495
496let AddedComplexity = 100 in {
497
498def : DSReadPat <DS_READ_B64, v2i32, si_load_local_align8>;
499
500} // End AddedComplexity = 100
501
502def : Pat <
503 (v2i32 (si_load_local (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
504 i8:$offset1))),
505 (DS_READ2_B32 $ptr, $offset0, $offset1, (i1 0))
506>;
507
508class DSWritePat <DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
509 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
510 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
511>;
512
513def : DSWritePat <DS_WRITE_B8, i32, si_truncstore_local_i8>;
514def : DSWritePat <DS_WRITE_B16, i32, si_truncstore_local_i16>;
515def : DSWritePat <DS_WRITE_B32, i32, si_store_local>;
516
517let AddedComplexity = 100 in {
518
519def : DSWritePat <DS_WRITE_B64, v2i32, si_store_local_align8>;
520} // End AddedComplexity = 100
521
522def : Pat <
523 (si_store_local v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
524 i8:$offset1)),
525 (DS_WRITE2_B32 $ptr, (EXTRACT_SUBREG $value, sub0),
526 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
527 (i1 0))
528>;
529
530class DSAtomicRetPat<DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
531 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
532 (inst $ptr, $value, (as_i16imm $offset), (i1 0))
533>;
534
535class DSAtomicCmpXChg<DS_Pseudo inst, ValueType vt, PatFrag frag> : Pat <
536 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
537 (inst $ptr, $cmp, $swap, (as_i16imm $offset), (i1 0))
538>;
539
540
541// 32-bit atomics.
542def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, si_atomic_swap_local>;
543def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, si_atomic_load_add_local>;
544def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, si_atomic_load_sub_local>;
545def : DSAtomicRetPat<DS_INC_RTN_U32, i32, si_atomic_inc_local>;
546def : DSAtomicRetPat<DS_DEC_RTN_U32, i32, si_atomic_dec_local>;
547def : DSAtomicRetPat<DS_AND_RTN_B32, i32, si_atomic_load_and_local>;
548def : DSAtomicRetPat<DS_OR_RTN_B32, i32, si_atomic_load_or_local>;
549def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, si_atomic_load_xor_local>;
550def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, si_atomic_load_min_local>;
551def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, si_atomic_load_max_local>;
552def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, si_atomic_load_umin_local>;
553def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, si_atomic_load_umax_local>;
554def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, si_atomic_cmp_swap_32_local>;
555
556// 64-bit atomics.
557def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, si_atomic_swap_local>;
558def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, si_atomic_load_add_local>;
559def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, si_atomic_load_sub_local>;
560def : DSAtomicRetPat<DS_INC_RTN_U64, i64, si_atomic_inc_local>;
561def : DSAtomicRetPat<DS_DEC_RTN_U64, i64, si_atomic_dec_local>;
562def : DSAtomicRetPat<DS_AND_RTN_B64, i64, si_atomic_load_and_local>;
563def : DSAtomicRetPat<DS_OR_RTN_B64, i64, si_atomic_load_or_local>;
564def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, si_atomic_load_xor_local>;
565def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, si_atomic_load_min_local>;
566def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, si_atomic_load_max_local>;
567def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, si_atomic_load_umin_local>;
568def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, si_atomic_load_umax_local>;
569
570def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, si_atomic_cmp_swap_64_local>;
571
572} // let Predicates = [isGCN]
573
574//===----------------------------------------------------------------------===//
575// Real instructions
576//===----------------------------------------------------------------------===//
577
578//===----------------------------------------------------------------------===//
579// SIInstructions.td
580//===----------------------------------------------------------------------===//
581
582class DS_Real_si <bits<8> op, DS_Pseudo ds> :
583 DS_Real <ds>,
584 SIMCInstr <ds.Mnemonic, SIEncodingFamily.SI> {
585 let AssemblerPredicates=[isSICI];
586 let DecoderNamespace="SICI";
587
588 // encoding
589 let Inst{7-0} = !if(ds.has_offset0, offset0, 0);
590 let Inst{15-8} = !if(ds.has_offset1, offset1, 0);
591 let Inst{17} = !if(ds.has_gds, gds, ds.gdsValue);
592 let Inst{25-18} = op;
593 let Inst{31-26} = 0x36; // ds prefix
594 let Inst{39-32} = !if(ds.has_addr, addr, 0);
595 let Inst{47-40} = !if(ds.has_data0, data0, 0);
596 let Inst{55-48} = !if(ds.has_data1, data1, 0);
597 let Inst{63-56} = !if(ds.has_vdst, vdst, 0);
598}
599
600def DS_ADD_U32_si : DS_Real_si<0x0, DS_ADD_U32>;
601def DS_SUB_U32_si : DS_Real_si<0x1, DS_SUB_U32>;
602def DS_RSUB_U32_si : DS_Real_si<0x2, DS_RSUB_U32>;
603def DS_INC_U32_si : DS_Real_si<0x3, DS_INC_U32>;
604def DS_DEC_U32_si : DS_Real_si<0x4, DS_DEC_U32>;
605def DS_MIN_I32_si : DS_Real_si<0x5, DS_MIN_I32>;
606def DS_MAX_I32_si : DS_Real_si<0x6, DS_MAX_I32>;
607def DS_MIN_U32_si : DS_Real_si<0x7, DS_MIN_U32>;
608def DS_MAX_U32_si : DS_Real_si<0x8, DS_MAX_U32>;
609def DS_AND_B32_si : DS_Real_si<0x9, DS_AND_B32>;
610def DS_OR_B32_si : DS_Real_si<0xa, DS_OR_B32>;
611def DS_XOR_B32_si : DS_Real_si<0xb, DS_XOR_B32>;
612def DS_MSKOR_B32_si : DS_Real_si<0xc, DS_MSKOR_B32>;
613def DS_WRITE_B32_si : DS_Real_si<0xd, DS_WRITE_B32>;
614def DS_WRITE2_B32_si : DS_Real_si<0xe, DS_WRITE2_B32>;
615def DS_WRITE2ST64_B32_si : DS_Real_si<0xf, DS_WRITE2ST64_B32>;
616def DS_CMPST_B32_si : DS_Real_si<0x10, DS_CMPST_B32>;
617def DS_CMPST_F32_si : DS_Real_si<0x11, DS_CMPST_F32>;
618def DS_MIN_F32_si : DS_Real_si<0x12, DS_MIN_F32>;
619def DS_MAX_F32_si : DS_Real_si<0x13, DS_MAX_F32>;
620def DS_GWS_INIT_si : DS_Real_si<0x19, DS_GWS_INIT>;
621def DS_GWS_SEMA_V_si : DS_Real_si<0x1a, DS_GWS_SEMA_V>;
622def DS_GWS_SEMA_BR_si : DS_Real_si<0x1b, DS_GWS_SEMA_BR>;
623def DS_GWS_SEMA_P_si : DS_Real_si<0x1c, DS_GWS_SEMA_P>;
624def DS_GWS_BARRIER_si : DS_Real_si<0x1d, DS_GWS_BARRIER>;
625def DS_WRITE_B8_si : DS_Real_si<0x1e, DS_WRITE_B8>;
626def DS_WRITE_B16_si : DS_Real_si<0x1f, DS_WRITE_B16>;
627def DS_ADD_RTN_U32_si : DS_Real_si<0x20, DS_ADD_RTN_U32>;
628def DS_SUB_RTN_U32_si : DS_Real_si<0x21, DS_SUB_RTN_U32>;
629def DS_RSUB_RTN_U32_si : DS_Real_si<0x22, DS_RSUB_RTN_U32>;
630def DS_INC_RTN_U32_si : DS_Real_si<0x23, DS_INC_RTN_U32>;
631def DS_DEC_RTN_U32_si : DS_Real_si<0x24, DS_DEC_RTN_U32>;
632def DS_MIN_RTN_I32_si : DS_Real_si<0x25, DS_MIN_RTN_I32>;
633def DS_MAX_RTN_I32_si : DS_Real_si<0x26, DS_MAX_RTN_I32>;
634def DS_MIN_RTN_U32_si : DS_Real_si<0x27, DS_MIN_RTN_U32>;
635def DS_MAX_RTN_U32_si : DS_Real_si<0x28, DS_MAX_RTN_U32>;
636def DS_AND_RTN_B32_si : DS_Real_si<0x29, DS_AND_RTN_B32>;
637def DS_OR_RTN_B32_si : DS_Real_si<0x2a, DS_OR_RTN_B32>;
638def DS_XOR_RTN_B32_si : DS_Real_si<0x2b, DS_XOR_RTN_B32>;
639def DS_MSKOR_RTN_B32_si : DS_Real_si<0x2c, DS_MSKOR_RTN_B32>;
640def DS_WRXCHG_RTN_B32_si : DS_Real_si<0x2d, DS_WRXCHG_RTN_B32>;
641def DS_WRXCHG2_RTN_B32_si : DS_Real_si<0x2e, DS_WRXCHG2_RTN_B32>;
642def DS_WRXCHG2ST64_RTN_B32_si : DS_Real_si<0x2f, DS_WRXCHG2ST64_RTN_B32>;
643def DS_CMPST_RTN_B32_si : DS_Real_si<0x30, DS_CMPST_RTN_B32>;
644def DS_CMPST_RTN_F32_si : DS_Real_si<0x31, DS_CMPST_RTN_F32>;
645def DS_MIN_RTN_F32_si : DS_Real_si<0x32, DS_MIN_RTN_F32>;
646def DS_MAX_RTN_F32_si : DS_Real_si<0x33, DS_MAX_RTN_F32>;
647
648// FIXME: this instruction is actually CI/VI
649def DS_WRAP_RTN_F32_si : DS_Real_si<0x34, DS_WRAP_RTN_F32>;
650
651def DS_SWIZZLE_B32_si : DS_Real_si<0x35, DS_SWIZZLE_B32>;
652def DS_READ_B32_si : DS_Real_si<0x36, DS_READ_B32>;
653def DS_READ2_B32_si : DS_Real_si<0x37, DS_READ2_B32>;
654def DS_READ2ST64_B32_si : DS_Real_si<0x38, DS_READ2ST64_B32>;
655def DS_READ_I8_si : DS_Real_si<0x39, DS_READ_I8>;
656def DS_READ_U8_si : DS_Real_si<0x3a, DS_READ_U8>;
657def DS_READ_I16_si : DS_Real_si<0x3b, DS_READ_I16>;
658def DS_READ_U16_si : DS_Real_si<0x3c, DS_READ_U16>;
659def DS_CONSUME_si : DS_Real_si<0x3d, DS_CONSUME>;
660def DS_APPEND_si : DS_Real_si<0x3e, DS_APPEND>;
661def DS_ORDERED_COUNT_si : DS_Real_si<0x3f, DS_ORDERED_COUNT>;
662def DS_ADD_U64_si : DS_Real_si<0x40, DS_ADD_U64>;
663def DS_SUB_U64_si : DS_Real_si<0x41, DS_SUB_U64>;
664def DS_RSUB_U64_si : DS_Real_si<0x42, DS_RSUB_U64>;
665def DS_INC_U64_si : DS_Real_si<0x43, DS_INC_U64>;
666def DS_DEC_U64_si : DS_Real_si<0x44, DS_DEC_U64>;
667def DS_MIN_I64_si : DS_Real_si<0x45, DS_MIN_I64>;
668def DS_MAX_I64_si : DS_Real_si<0x46, DS_MAX_I64>;
669def DS_MIN_U64_si : DS_Real_si<0x47, DS_MIN_U64>;
670def DS_MAX_U64_si : DS_Real_si<0x48, DS_MAX_U64>;
671def DS_AND_B64_si : DS_Real_si<0x49, DS_AND_B64>;
672def DS_OR_B64_si : DS_Real_si<0x4a, DS_OR_B64>;
673def DS_XOR_B64_si : DS_Real_si<0x4b, DS_XOR_B64>;
674def DS_MSKOR_B64_si : DS_Real_si<0x4c, DS_MSKOR_B64>;
675def DS_WRITE_B64_si : DS_Real_si<0x4d, DS_WRITE_B64>;
676def DS_WRITE2_B64_si : DS_Real_si<0x4E, DS_WRITE2_B64>;
677def DS_WRITE2ST64_B64_si : DS_Real_si<0x4f, DS_WRITE2ST64_B64>;
678def DS_CMPST_B64_si : DS_Real_si<0x50, DS_CMPST_B64>;
679def DS_CMPST_F64_si : DS_Real_si<0x51, DS_CMPST_F64>;
680def DS_MIN_F64_si : DS_Real_si<0x52, DS_MIN_F64>;
681def DS_MAX_F64_si : DS_Real_si<0x53, DS_MAX_F64>;
682
683def DS_ADD_RTN_U64_si : DS_Real_si<0x60, DS_ADD_RTN_U64>;
684def DS_SUB_RTN_U64_si : DS_Real_si<0x61, DS_SUB_RTN_U64>;
685def DS_RSUB_RTN_U64_si : DS_Real_si<0x62, DS_RSUB_RTN_U64>;
686def DS_INC_RTN_U64_si : DS_Real_si<0x63, DS_INC_RTN_U64>;
687def DS_DEC_RTN_U64_si : DS_Real_si<0x64, DS_DEC_RTN_U64>;
688def DS_MIN_RTN_I64_si : DS_Real_si<0x65, DS_MIN_RTN_I64>;
689def DS_MAX_RTN_I64_si : DS_Real_si<0x66, DS_MAX_RTN_I64>;
690def DS_MIN_RTN_U64_si : DS_Real_si<0x67, DS_MIN_RTN_U64>;
691def DS_MAX_RTN_U64_si : DS_Real_si<0x68, DS_MAX_RTN_U64>;
692def DS_AND_RTN_B64_si : DS_Real_si<0x69, DS_AND_RTN_B64>;
693def DS_OR_RTN_B64_si : DS_Real_si<0x6a, DS_OR_RTN_B64>;
694def DS_XOR_RTN_B64_si : DS_Real_si<0x6b, DS_XOR_RTN_B64>;
695def DS_MSKOR_RTN_B64_si : DS_Real_si<0x6c, DS_MSKOR_RTN_B64>;
696def DS_WRXCHG_RTN_B64_si : DS_Real_si<0x6d, DS_WRXCHG_RTN_B64>;
697def DS_WRXCHG2_RTN_B64_si : DS_Real_si<0x6e, DS_WRXCHG2_RTN_B64>;
698def DS_WRXCHG2ST64_RTN_B64_si : DS_Real_si<0x6f, DS_WRXCHG2ST64_RTN_B64>;
699def DS_CMPST_RTN_B64_si : DS_Real_si<0x70, DS_CMPST_RTN_B64>;
700def DS_CMPST_RTN_F64_si : DS_Real_si<0x71, DS_CMPST_RTN_F64>;
701def DS_MIN_RTN_F64_si : DS_Real_si<0x72, DS_MIN_RTN_F64>;
702def DS_MAX_RTN_F64_si : DS_Real_si<0x73, DS_MAX_RTN_F64>;
703
704def DS_READ_B64_si : DS_Real_si<0x76, DS_READ_B64>;
705def DS_READ2_B64_si : DS_Real_si<0x77, DS_READ2_B64>;
706def DS_READ2ST64_B64_si : DS_Real_si<0x78, DS_READ2ST64_B64>;
707
708def DS_ADD_SRC2_U32_si : DS_Real_si<0x80, DS_ADD_SRC2_U32>;
709def DS_SUB_SRC2_U32_si : DS_Real_si<0x81, DS_SUB_SRC2_U32>;
710def DS_RSUB_SRC2_U32_si : DS_Real_si<0x82, DS_RSUB_SRC2_U32>;
711def DS_INC_SRC2_U32_si : DS_Real_si<0x83, DS_INC_SRC2_U32>;
712def DS_DEC_SRC2_U32_si : DS_Real_si<0x84, DS_DEC_SRC2_U32>;
713def DS_MIN_SRC2_I32_si : DS_Real_si<0x85, DS_MIN_SRC2_I32>;
714def DS_MAX_SRC2_I32_si : DS_Real_si<0x86, DS_MAX_SRC2_I32>;
715def DS_MIN_SRC2_U32_si : DS_Real_si<0x87, DS_MIN_SRC2_U32>;
716def DS_MAX_SRC2_U32_si : DS_Real_si<0x88, DS_MAX_SRC2_U32>;
717def DS_AND_SRC2_B32_si : DS_Real_si<0x89, DS_AND_SRC2_B32>;
718def DS_OR_SRC2_B32_si : DS_Real_si<0x8a, DS_OR_SRC2_B32>;
719def DS_XOR_SRC2_B32_si : DS_Real_si<0x8b, DS_XOR_SRC2_B32>;
720def DS_WRITE_SRC2_B32_si : DS_Real_si<0x8d, DS_WRITE_SRC2_B32>;
721
722def DS_MIN_SRC2_F32_si : DS_Real_si<0x92, DS_MIN_SRC2_F32>;
723def DS_MAX_SRC2_F32_si : DS_Real_si<0x93, DS_MAX_SRC2_F32>;
724
725def DS_ADD_SRC2_U64_si : DS_Real_si<0xc0, DS_ADD_SRC2_U64>;
726def DS_SUB_SRC2_U64_si : DS_Real_si<0xc1, DS_SUB_SRC2_U64>;
727def DS_RSUB_SRC2_U64_si : DS_Real_si<0xc2, DS_RSUB_SRC2_U64>;
728def DS_INC_SRC2_U64_si : DS_Real_si<0xc3, DS_INC_SRC2_U64>;
729def DS_DEC_SRC2_U64_si : DS_Real_si<0xc4, DS_DEC_SRC2_U64>;
730def DS_MIN_SRC2_I64_si : DS_Real_si<0xc5, DS_MIN_SRC2_I64>;
731def DS_MAX_SRC2_I64_si : DS_Real_si<0xc6, DS_MAX_SRC2_I64>;
732def DS_MIN_SRC2_U64_si : DS_Real_si<0xc7, DS_MIN_SRC2_U64>;
733def DS_MAX_SRC2_U64_si : DS_Real_si<0xc8, DS_MAX_SRC2_U64>;
734def DS_AND_SRC2_B64_si : DS_Real_si<0xc9, DS_AND_SRC2_B64>;
735def DS_OR_SRC2_B64_si : DS_Real_si<0xca, DS_OR_SRC2_B64>;
736def DS_XOR_SRC2_B64_si : DS_Real_si<0xcb, DS_XOR_SRC2_B64>;
737def DS_WRITE_SRC2_B64_si : DS_Real_si<0xcd, DS_WRITE_SRC2_B64>;
738
739def DS_MIN_SRC2_F64_si : DS_Real_si<0xd2, DS_MIN_SRC2_F64>;
740def DS_MAX_SRC2_F64_si : DS_Real_si<0xd3, DS_MAX_SRC2_F64>;
741
742//===----------------------------------------------------------------------===//
743// VIInstructions.td
744//===----------------------------------------------------------------------===//
745
746class DS_Real_vi <bits<8> op, DS_Pseudo ds> :
747 DS_Real <ds>,
748 SIMCInstr <ds.Mnemonic, SIEncodingFamily.VI> {
749 let AssemblerPredicates = [isVI];
750 let DecoderNamespace="VI";
751
752 // encoding
753 let Inst{7-0} = !if(ds.has_offset0, offset0, 0);
754 let Inst{15-8} = !if(ds.has_offset1, offset1, 0);
755 let Inst{16} = !if(ds.has_gds, gds, ds.gdsValue);
756 let Inst{24-17} = op;
757 let Inst{31-26} = 0x36; // ds prefix
758 let Inst{39-32} = !if(ds.has_addr, addr, 0);
759 let Inst{47-40} = !if(ds.has_data0, data0, 0);
760 let Inst{55-48} = !if(ds.has_data1, data1, 0);
761 let Inst{63-56} = !if(ds.has_vdst, vdst, 0);
762}
763
764def DS_ADD_U32_vi : DS_Real_vi<0x0, DS_ADD_U32>;
765def DS_SUB_U32_vi : DS_Real_vi<0x1, DS_SUB_U32>;
766def DS_RSUB_U32_vi : DS_Real_vi<0x2, DS_RSUB_U32>;
767def DS_INC_U32_vi : DS_Real_vi<0x3, DS_INC_U32>;
768def DS_DEC_U32_vi : DS_Real_vi<0x4, DS_DEC_U32>;
769def DS_MIN_I32_vi : DS_Real_vi<0x5, DS_MIN_I32>;
770def DS_MAX_I32_vi : DS_Real_vi<0x6, DS_MAX_I32>;
771def DS_MIN_U32_vi : DS_Real_vi<0x7, DS_MIN_U32>;
772def DS_MAX_U32_vi : DS_Real_vi<0x8, DS_MAX_U32>;
773def DS_AND_B32_vi : DS_Real_vi<0x9, DS_AND_B32>;
774def DS_OR_B32_vi : DS_Real_vi<0xa, DS_OR_B32>;
775def DS_XOR_B32_vi : DS_Real_vi<0xb, DS_XOR_B32>;
776def DS_MSKOR_B32_vi : DS_Real_vi<0xc, DS_MSKOR_B32>;
777def DS_WRITE_B32_vi : DS_Real_vi<0xd, DS_WRITE_B32>;
778def DS_WRITE2_B32_vi : DS_Real_vi<0xe, DS_WRITE2_B32>;
779def DS_WRITE2ST64_B32_vi : DS_Real_vi<0xf, DS_WRITE2ST64_B32>;
780def DS_CMPST_B32_vi : DS_Real_vi<0x10, DS_CMPST_B32>;
781def DS_CMPST_F32_vi : DS_Real_vi<0x11, DS_CMPST_F32>;
782def DS_MIN_F32_vi : DS_Real_vi<0x12, DS_MIN_F32>;
783def DS_MAX_F32_vi : DS_Real_vi<0x13, DS_MAX_F32>;
Artem Tamazov2e217b82016-09-21 16:35:44 +0000784def DS_ADD_F32_vi : DS_Real_vi<0x15, DS_ADD_F32>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000785def DS_GWS_INIT_vi : DS_Real_vi<0x19, DS_GWS_INIT>;
786def DS_GWS_SEMA_V_vi : DS_Real_vi<0x1a, DS_GWS_SEMA_V>;
787def DS_GWS_SEMA_BR_vi : DS_Real_vi<0x1b, DS_GWS_SEMA_BR>;
788def DS_GWS_SEMA_P_vi : DS_Real_vi<0x1c, DS_GWS_SEMA_P>;
789def DS_GWS_BARRIER_vi : DS_Real_vi<0x1d, DS_GWS_BARRIER>;
790def DS_WRITE_B8_vi : DS_Real_vi<0x1e, DS_WRITE_B8>;
791def DS_WRITE_B16_vi : DS_Real_vi<0x1f, DS_WRITE_B16>;
792def DS_ADD_RTN_U32_vi : DS_Real_vi<0x20, DS_ADD_RTN_U32>;
793def DS_SUB_RTN_U32_vi : DS_Real_vi<0x21, DS_SUB_RTN_U32>;
794def DS_RSUB_RTN_U32_vi : DS_Real_vi<0x22, DS_RSUB_RTN_U32>;
795def DS_INC_RTN_U32_vi : DS_Real_vi<0x23, DS_INC_RTN_U32>;
796def DS_DEC_RTN_U32_vi : DS_Real_vi<0x24, DS_DEC_RTN_U32>;
797def DS_MIN_RTN_I32_vi : DS_Real_vi<0x25, DS_MIN_RTN_I32>;
798def DS_MAX_RTN_I32_vi : DS_Real_vi<0x26, DS_MAX_RTN_I32>;
799def DS_MIN_RTN_U32_vi : DS_Real_vi<0x27, DS_MIN_RTN_U32>;
800def DS_MAX_RTN_U32_vi : DS_Real_vi<0x28, DS_MAX_RTN_U32>;
801def DS_AND_RTN_B32_vi : DS_Real_vi<0x29, DS_AND_RTN_B32>;
802def DS_OR_RTN_B32_vi : DS_Real_vi<0x2a, DS_OR_RTN_B32>;
803def DS_XOR_RTN_B32_vi : DS_Real_vi<0x2b, DS_XOR_RTN_B32>;
804def DS_MSKOR_RTN_B32_vi : DS_Real_vi<0x2c, DS_MSKOR_RTN_B32>;
805def DS_WRXCHG_RTN_B32_vi : DS_Real_vi<0x2d, DS_WRXCHG_RTN_B32>;
806def DS_WRXCHG2_RTN_B32_vi : DS_Real_vi<0x2e, DS_WRXCHG2_RTN_B32>;
807def DS_WRXCHG2ST64_RTN_B32_vi : DS_Real_vi<0x2f, DS_WRXCHG2ST64_RTN_B32>;
808def DS_CMPST_RTN_B32_vi : DS_Real_vi<0x30, DS_CMPST_RTN_B32>;
809def DS_CMPST_RTN_F32_vi : DS_Real_vi<0x31, DS_CMPST_RTN_F32>;
810def DS_MIN_RTN_F32_vi : DS_Real_vi<0x32, DS_MIN_RTN_F32>;
811def DS_MAX_RTN_F32_vi : DS_Real_vi<0x33, DS_MAX_RTN_F32>;
812def DS_WRAP_RTN_F32_vi : DS_Real_vi<0x34, DS_WRAP_RTN_F32>;
Artem Tamazov2e217b82016-09-21 16:35:44 +0000813def DS_ADD_RTN_F32_vi : DS_Real_vi<0x35, DS_ADD_RTN_F32>;
Valery Pykhtin902db312016-08-01 14:21:30 +0000814def DS_READ_B32_vi : DS_Real_vi<0x36, DS_READ_B32>;
815def DS_READ2_B32_vi : DS_Real_vi<0x37, DS_READ2_B32>;
816def DS_READ2ST64_B32_vi : DS_Real_vi<0x38, DS_READ2ST64_B32>;
817def DS_READ_I8_vi : DS_Real_vi<0x39, DS_READ_I8>;
818def DS_READ_U8_vi : DS_Real_vi<0x3a, DS_READ_U8>;
819def DS_READ_I16_vi : DS_Real_vi<0x3b, DS_READ_I16>;
820def DS_READ_U16_vi : DS_Real_vi<0x3c, DS_READ_U16>;
821def DS_SWIZZLE_B32_vi : DS_Real_vi<0x3d, DS_SWIZZLE_B32>;
822def DS_PERMUTE_B32_vi : DS_Real_vi<0x3e, DS_PERMUTE_B32>;
823def DS_BPERMUTE_B32_vi : DS_Real_vi<0x3f, DS_BPERMUTE_B32>;
824
825def DS_ADD_U64_vi : DS_Real_vi<0x40, DS_ADD_U64>;
826def DS_SUB_U64_vi : DS_Real_vi<0x41, DS_SUB_U64>;
827def DS_RSUB_U64_vi : DS_Real_vi<0x42, DS_RSUB_U64>;
828def DS_INC_U64_vi : DS_Real_vi<0x43, DS_INC_U64>;
829def DS_DEC_U64_vi : DS_Real_vi<0x44, DS_DEC_U64>;
830def DS_MIN_I64_vi : DS_Real_vi<0x45, DS_MIN_I64>;
831def DS_MAX_I64_vi : DS_Real_vi<0x46, DS_MAX_I64>;
832def DS_MIN_U64_vi : DS_Real_vi<0x47, DS_MIN_U64>;
833def DS_MAX_U64_vi : DS_Real_vi<0x48, DS_MAX_U64>;
834def DS_AND_B64_vi : DS_Real_vi<0x49, DS_AND_B64>;
835def DS_OR_B64_vi : DS_Real_vi<0x4a, DS_OR_B64>;
836def DS_XOR_B64_vi : DS_Real_vi<0x4b, DS_XOR_B64>;
837def DS_MSKOR_B64_vi : DS_Real_vi<0x4c, DS_MSKOR_B64>;
838def DS_WRITE_B64_vi : DS_Real_vi<0x4d, DS_WRITE_B64>;
839def DS_WRITE2_B64_vi : DS_Real_vi<0x4E, DS_WRITE2_B64>;
840def DS_WRITE2ST64_B64_vi : DS_Real_vi<0x4f, DS_WRITE2ST64_B64>;
841def DS_CMPST_B64_vi : DS_Real_vi<0x50, DS_CMPST_B64>;
842def DS_CMPST_F64_vi : DS_Real_vi<0x51, DS_CMPST_F64>;
843def DS_MIN_F64_vi : DS_Real_vi<0x52, DS_MIN_F64>;
844def DS_MAX_F64_vi : DS_Real_vi<0x53, DS_MAX_F64>;
845
846def DS_ADD_RTN_U64_vi : DS_Real_vi<0x60, DS_ADD_RTN_U64>;
847def DS_SUB_RTN_U64_vi : DS_Real_vi<0x61, DS_SUB_RTN_U64>;
848def DS_RSUB_RTN_U64_vi : DS_Real_vi<0x62, DS_RSUB_RTN_U64>;
849def DS_INC_RTN_U64_vi : DS_Real_vi<0x63, DS_INC_RTN_U64>;
850def DS_DEC_RTN_U64_vi : DS_Real_vi<0x64, DS_DEC_RTN_U64>;
851def DS_MIN_RTN_I64_vi : DS_Real_vi<0x65, DS_MIN_RTN_I64>;
852def DS_MAX_RTN_I64_vi : DS_Real_vi<0x66, DS_MAX_RTN_I64>;
853def DS_MIN_RTN_U64_vi : DS_Real_vi<0x67, DS_MIN_RTN_U64>;
854def DS_MAX_RTN_U64_vi : DS_Real_vi<0x68, DS_MAX_RTN_U64>;
855def DS_AND_RTN_B64_vi : DS_Real_vi<0x69, DS_AND_RTN_B64>;
856def DS_OR_RTN_B64_vi : DS_Real_vi<0x6a, DS_OR_RTN_B64>;
857def DS_XOR_RTN_B64_vi : DS_Real_vi<0x6b, DS_XOR_RTN_B64>;
858def DS_MSKOR_RTN_B64_vi : DS_Real_vi<0x6c, DS_MSKOR_RTN_B64>;
859def DS_WRXCHG_RTN_B64_vi : DS_Real_vi<0x6d, DS_WRXCHG_RTN_B64>;
860def DS_WRXCHG2_RTN_B64_vi : DS_Real_vi<0x6e, DS_WRXCHG2_RTN_B64>;
861def DS_WRXCHG2ST64_RTN_B64_vi : DS_Real_vi<0x6f, DS_WRXCHG2ST64_RTN_B64>;
862def DS_CMPST_RTN_B64_vi : DS_Real_vi<0x70, DS_CMPST_RTN_B64>;
863def DS_CMPST_RTN_F64_vi : DS_Real_vi<0x71, DS_CMPST_RTN_F64>;
864def DS_MIN_RTN_F64_vi : DS_Real_vi<0x72, DS_MIN_RTN_F64>;
865def DS_MAX_RTN_F64_vi : DS_Real_vi<0x73, DS_MAX_RTN_F64>;
866
867def DS_READ_B64_vi : DS_Real_vi<0x76, DS_READ_B64>;
868def DS_READ2_B64_vi : DS_Real_vi<0x77, DS_READ2_B64>;
869def DS_READ2ST64_B64_vi : DS_Real_vi<0x78, DS_READ2ST64_B64>;
870
871def DS_ADD_SRC2_U32_vi : DS_Real_vi<0x80, DS_ADD_SRC2_U32>;
872def DS_SUB_SRC2_U32_vi : DS_Real_vi<0x81, DS_SUB_SRC2_U32>;
873def DS_RSUB_SRC2_U32_vi : DS_Real_vi<0x82, DS_RSUB_SRC2_U32>;
874def DS_INC_SRC2_U32_vi : DS_Real_vi<0x83, DS_INC_SRC2_U32>;
875def DS_DEC_SRC2_U32_vi : DS_Real_vi<0x84, DS_DEC_SRC2_U32>;
876def DS_MIN_SRC2_I32_vi : DS_Real_vi<0x85, DS_MIN_SRC2_I32>;
877def DS_MAX_SRC2_I32_vi : DS_Real_vi<0x86, DS_MAX_SRC2_I32>;
878def DS_MIN_SRC2_U32_vi : DS_Real_vi<0x87, DS_MIN_SRC2_U32>;
879def DS_MAX_SRC2_U32_vi : DS_Real_vi<0x88, DS_MAX_SRC2_U32>;
880def DS_AND_SRC2_B32_vi : DS_Real_vi<0x89, DS_AND_SRC2_B32>;
881def DS_OR_SRC2_B32_vi : DS_Real_vi<0x8a, DS_OR_SRC2_B32>;
882def DS_XOR_SRC2_B32_vi : DS_Real_vi<0x8b, DS_XOR_SRC2_B32>;
883def DS_WRITE_SRC2_B32_vi : DS_Real_vi<0x8d, DS_WRITE_SRC2_B32>;
884def DS_MIN_SRC2_F32_vi : DS_Real_vi<0x92, DS_MIN_SRC2_F32>;
885def DS_MAX_SRC2_F32_vi : DS_Real_vi<0x93, DS_MAX_SRC2_F32>;
886def DS_ADD_SRC2_U64_vi : DS_Real_vi<0xc0, DS_ADD_SRC2_U64>;
887def DS_SUB_SRC2_U64_vi : DS_Real_vi<0xc1, DS_SUB_SRC2_U64>;
888def DS_RSUB_SRC2_U64_vi : DS_Real_vi<0xc2, DS_RSUB_SRC2_U64>;
889def DS_INC_SRC2_U64_vi : DS_Real_vi<0xc3, DS_INC_SRC2_U64>;
890def DS_DEC_SRC2_U64_vi : DS_Real_vi<0xc4, DS_DEC_SRC2_U64>;
891def DS_MIN_SRC2_I64_vi : DS_Real_vi<0xc5, DS_MIN_SRC2_I64>;
892def DS_MAX_SRC2_I64_vi : DS_Real_vi<0xc6, DS_MAX_SRC2_I64>;
893def DS_MIN_SRC2_U64_vi : DS_Real_vi<0xc7, DS_MIN_SRC2_U64>;
894def DS_MAX_SRC2_U64_vi : DS_Real_vi<0xc8, DS_MAX_SRC2_U64>;
895def DS_AND_SRC2_B64_vi : DS_Real_vi<0xc9, DS_AND_SRC2_B64>;
896def DS_OR_SRC2_B64_vi : DS_Real_vi<0xca, DS_OR_SRC2_B64>;
897def DS_XOR_SRC2_B64_vi : DS_Real_vi<0xcb, DS_XOR_SRC2_B64>;
898def DS_WRITE_SRC2_B64_vi : DS_Real_vi<0xcd, DS_WRITE_SRC2_B64>;
899def DS_MIN_SRC2_F64_vi : DS_Real_vi<0xd2, DS_MIN_SRC2_F64>;
900def DS_MAX_SRC2_F64_vi : DS_Real_vi<0xd3, DS_MAX_SRC2_F64>;