blob: 7dea8e44ea2b2fdbfecf635c2cb4412618f43ec2 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Defines.h - R600 Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11#ifndef R600DEFINES_H_
12#define R600DEFINES_H_
13
14#include "llvm/MC/MCRegisterInfo.h"
15
16// Operand Flags
17#define MO_FLAG_CLAMP (1 << 0)
18#define MO_FLAG_NEG (1 << 1)
19#define MO_FLAG_ABS (1 << 2)
20#define MO_FLAG_MASK (1 << 3)
21#define MO_FLAG_PUSH (1 << 4)
22#define MO_FLAG_NOT_LAST (1 << 5)
23#define MO_FLAG_LAST (1 << 6)
24#define NUM_MO_FLAGS 7
25
26/// \brief Helper for getting the operand index for the instruction flags
27/// operand.
28#define GET_FLAG_OPERAND_IDX(Flags) (((Flags) >> 7) & 0x3)
29
30namespace R600_InstFlag {
31 enum TIF {
32 TRANS_ONLY = (1 << 0),
33 TEX = (1 << 1),
34 REDUCTION = (1 << 2),
35 FC = (1 << 3),
36 TRIG = (1 << 4),
37 OP3 = (1 << 5),
38 VECTOR = (1 << 6),
39 //FlagOperand bits 7, 8
40 NATIVE_OPERANDS = (1 << 9),
41 OP1 = (1 << 10),
42 OP2 = (1 << 11)
43 };
44}
45
46#define HAS_NATIVE_OPERANDS(Flags) ((Flags) & R600_InstFlag::NATIVE_OPERANDS)
47
48/// \brief Defines for extracting register infomation from register encoding
49#define HW_REG_MASK 0x1ff
50#define HW_CHAN_SHIFT 9
51
52namespace R600Operands {
53 enum Ops {
54 DST,
55 UPDATE_EXEC_MASK,
56 UPDATE_PREDICATE,
57 WRITE,
58 OMOD,
59 DST_REL,
60 CLAMP,
61 SRC0,
62 SRC0_NEG,
63 SRC0_REL,
64 SRC0_ABS,
65 SRC1,
66 SRC1_NEG,
67 SRC1_REL,
68 SRC1_ABS,
69 SRC2,
70 SRC2_NEG,
71 SRC2_REL,
72 LAST,
73 PRED_SEL,
74 IMM,
75 COUNT
76 };
77}
78
79#endif // R600DEFINES_H_