blob: 43bfc7cd3f053cbbe36fa5c1c6ba6b312081b9d8 [file] [log] [blame]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s
2
Matt Arsenault75c658e2014-10-21 22:20:55 +00003declare float @llvm.AMDGPU.div.fmas.f32(float, float, float, i1) nounwind readnone
4declare double @llvm.AMDGPU.div.fmas.f64(double, double, double, i1) nounwind readnone
Matt Arsenaulta0050b02014-06-19 01:19:19 +00005
Tom Stellard79243d92014-10-01 17:15:17 +00006; SI-LABEL: {{^}}test_div_fmas_f32:
Matt Arsenaulta0050b02014-06-19 01:19:19 +00007; SI-DAG: S_LOAD_DWORD [[SA:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xb
8; SI-DAG: S_LOAD_DWORD [[SC:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xd
Matt Arsenaulta0050b02014-06-19 01:19:19 +00009; SI-DAG: S_LOAD_DWORD [[SB:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, 0xc
Matt Arsenault3e0effa2014-09-24 02:14:26 +000010; SI-DAG: V_MOV_B32_e32 [[VC:v[0-9]+]], [[SC]]
11; SI-DAG: V_MOV_B32_e32 [[VB:v[0-9]+]], [[SB]]
Matt Arsenaulta0050b02014-06-19 01:19:19 +000012; SI: V_DIV_FMAS_F32 [[RESULT:v[0-9]+]], [[SA]], [[VB]], [[VC]]
13; SI: BUFFER_STORE_DWORD [[RESULT]],
14; SI: S_ENDPGM
Matt Arsenault75c658e2014-10-21 22:20:55 +000015define void @test_div_fmas_f32(float addrspace(1)* %out, float %a, float %b, float %c, i1 %d) nounwind {
16 %result = call float @llvm.AMDGPU.div.fmas.f32(float %a, float %b, float %c, i1 %d) nounwind readnone
Matt Arsenaulta0050b02014-06-19 01:19:19 +000017 store float %result, float addrspace(1)* %out, align 4
18 ret void
19}
20
Tom Stellard79243d92014-10-01 17:15:17 +000021; SI-LABEL: {{^}}test_div_fmas_f64:
Matt Arsenaulta0050b02014-06-19 01:19:19 +000022; SI: V_DIV_FMAS_F64
Matt Arsenault75c658e2014-10-21 22:20:55 +000023define void @test_div_fmas_f64(double addrspace(1)* %out, double %a, double %b, double %c, i1 %d) nounwind {
24 %result = call double @llvm.AMDGPU.div.fmas.f64(double %a, double %b, double %c, i1 %d) nounwind readnone
Matt Arsenaulta0050b02014-06-19 01:19:19 +000025 store double %result, double addrspace(1)* %out, align 8
26 ret void
27}