Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
| 2 | ; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s |
| 3 | |
| 4 | declare i32 @llvm.ctpop.i32(i32) nounwind readnone |
| 5 | declare <2 x i32> @llvm.ctpop.v2i32(<2 x i32>) nounwind readnone |
| 6 | declare <4 x i32> @llvm.ctpop.v4i32(<4 x i32>) nounwind readnone |
| 7 | declare <8 x i32> @llvm.ctpop.v8i32(<8 x i32>) nounwind readnone |
| 8 | declare <16 x i32> @llvm.ctpop.v16i32(<16 x i32>) nounwind readnone |
| 9 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 10 | ; FUNC-LABEL: {{^}}s_ctpop_i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 11 | ; SI: S_LOAD_DWORD [[SVAL:s[0-9]+]], |
| 12 | ; SI: S_BCNT1_I32_B32 [[SRESULT:s[0-9]+]], [[SVAL]] |
| 13 | ; SI: V_MOV_B32_e32 [[VRESULT:v[0-9]+]], [[SRESULT]] |
| 14 | ; SI: BUFFER_STORE_DWORD [[VRESULT]], |
| 15 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 16 | |
| 17 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 18 | define void @s_ctpop_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind { |
| 19 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 20 | store i32 %ctpop, i32 addrspace(1)* %out, align 4 |
| 21 | ret void |
| 22 | } |
| 23 | |
| 24 | ; XXX - Why 0 in register? |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 25 | ; FUNC-LABEL: {{^}}v_ctpop_i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 26 | ; SI: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 27 | ; SI: V_MOV_B32_e32 [[VZERO:v[0-9]+]], 0 |
| 28 | ; SI: V_BCNT_U32_B32_e32 [[RESULT:v[0-9]+]], [[VAL]], [[VZERO]] |
| 29 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 30 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 31 | |
| 32 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 33 | define void @v_ctpop_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
| 34 | %val = load i32 addrspace(1)* %in, align 4 |
| 35 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 36 | store i32 %ctpop, i32 addrspace(1)* %out, align 4 |
| 37 | ret void |
| 38 | } |
| 39 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 40 | ; FUNC-LABEL: {{^}}v_ctpop_add_chain_i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 41 | ; SI: BUFFER_LOAD_DWORD [[VAL0:v[0-9]+]], |
| 42 | ; SI: BUFFER_LOAD_DWORD [[VAL1:v[0-9]+]], |
| 43 | ; SI: V_MOV_B32_e32 [[VZERO:v[0-9]+]], 0 |
| 44 | ; SI: V_BCNT_U32_B32_e32 [[MIDRESULT:v[0-9]+]], [[VAL1]], [[VZERO]] |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 45 | ; SI-NEXT: V_BCNT_U32_B32_e32 [[RESULT:v[0-9]+]], [[VAL0]], [[MIDRESULT]] |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 46 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 47 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 48 | |
| 49 | ; EG: BCNT_INT |
| 50 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 51 | define void @v_ctpop_add_chain_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in0, i32 addrspace(1)* noalias %in1) nounwind { |
| 52 | %val0 = load i32 addrspace(1)* %in0, align 4 |
| 53 | %val1 = load i32 addrspace(1)* %in1, align 4 |
| 54 | %ctpop0 = call i32 @llvm.ctpop.i32(i32 %val0) nounwind readnone |
| 55 | %ctpop1 = call i32 @llvm.ctpop.i32(i32 %val1) nounwind readnone |
| 56 | %add = add i32 %ctpop0, %ctpop1 |
| 57 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 58 | ret void |
| 59 | } |
| 60 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 61 | ; FUNC-LABEL: {{^}}v_ctpop_add_sgpr_i32: |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 62 | ; SI: BUFFER_LOAD_DWORD [[VAL0:v[0-9]+]], |
| 63 | ; SI-NEXT: S_WAITCNT |
| 64 | ; SI-NEXT: V_BCNT_U32_B32_e64 [[RESULT:v[0-9]+]], [[VAL0]], s{{[0-9]+}} |
| 65 | ; SI-NEXT: BUFFER_STORE_DWORD [[RESULT]], |
| 66 | ; SI: S_ENDPGM |
| 67 | define void @v_ctpop_add_sgpr_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in0, i32 addrspace(1)* noalias %in1, i32 %sval) nounwind { |
| 68 | %val0 = load i32 addrspace(1)* %in0, align 4 |
| 69 | %ctpop0 = call i32 @llvm.ctpop.i32(i32 %val0) nounwind readnone |
| 70 | %add = add i32 %ctpop0, %sval |
| 71 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 72 | ret void |
| 73 | } |
| 74 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 75 | ; FUNC-LABEL: {{^}}v_ctpop_v2i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 76 | ; SI: V_BCNT_U32_B32_e32 |
| 77 | ; SI: V_BCNT_U32_B32_e32 |
| 78 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 79 | |
| 80 | ; EG: BCNT_INT |
| 81 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 82 | define void @v_ctpop_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %in) nounwind { |
| 83 | %val = load <2 x i32> addrspace(1)* %in, align 8 |
| 84 | %ctpop = call <2 x i32> @llvm.ctpop.v2i32(<2 x i32> %val) nounwind readnone |
| 85 | store <2 x i32> %ctpop, <2 x i32> addrspace(1)* %out, align 8 |
| 86 | ret void |
| 87 | } |
| 88 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 89 | ; FUNC-LABEL: {{^}}v_ctpop_v4i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 90 | ; SI: V_BCNT_U32_B32_e32 |
| 91 | ; SI: V_BCNT_U32_B32_e32 |
| 92 | ; SI: V_BCNT_U32_B32_e32 |
| 93 | ; SI: V_BCNT_U32_B32_e32 |
| 94 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 95 | |
| 96 | ; EG: BCNT_INT |
| 97 | ; EG: BCNT_INT |
| 98 | ; EG: BCNT_INT |
| 99 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 100 | define void @v_ctpop_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %in) nounwind { |
| 101 | %val = load <4 x i32> addrspace(1)* %in, align 16 |
| 102 | %ctpop = call <4 x i32> @llvm.ctpop.v4i32(<4 x i32> %val) nounwind readnone |
| 103 | store <4 x i32> %ctpop, <4 x i32> addrspace(1)* %out, align 16 |
| 104 | ret void |
| 105 | } |
| 106 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 107 | ; FUNC-LABEL: {{^}}v_ctpop_v8i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 108 | ; SI: V_BCNT_U32_B32_e32 |
| 109 | ; SI: V_BCNT_U32_B32_e32 |
| 110 | ; SI: V_BCNT_U32_B32_e32 |
| 111 | ; SI: V_BCNT_U32_B32_e32 |
| 112 | ; SI: V_BCNT_U32_B32_e32 |
| 113 | ; SI: V_BCNT_U32_B32_e32 |
| 114 | ; SI: V_BCNT_U32_B32_e32 |
| 115 | ; SI: V_BCNT_U32_B32_e32 |
| 116 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 117 | |
| 118 | ; EG: BCNT_INT |
| 119 | ; EG: BCNT_INT |
| 120 | ; EG: BCNT_INT |
| 121 | ; EG: BCNT_INT |
| 122 | ; EG: BCNT_INT |
| 123 | ; EG: BCNT_INT |
| 124 | ; EG: BCNT_INT |
| 125 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 126 | define void @v_ctpop_v8i32(<8 x i32> addrspace(1)* noalias %out, <8 x i32> addrspace(1)* noalias %in) nounwind { |
| 127 | %val = load <8 x i32> addrspace(1)* %in, align 32 |
| 128 | %ctpop = call <8 x i32> @llvm.ctpop.v8i32(<8 x i32> %val) nounwind readnone |
| 129 | store <8 x i32> %ctpop, <8 x i32> addrspace(1)* %out, align 32 |
| 130 | ret void |
| 131 | } |
| 132 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 133 | ; FUNC-LABEL: {{^}}v_ctpop_v16i32: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 134 | ; SI: V_BCNT_U32_B32_e32 |
| 135 | ; SI: V_BCNT_U32_B32_e32 |
| 136 | ; SI: V_BCNT_U32_B32_e32 |
| 137 | ; SI: V_BCNT_U32_B32_e32 |
| 138 | ; SI: V_BCNT_U32_B32_e32 |
| 139 | ; SI: V_BCNT_U32_B32_e32 |
| 140 | ; SI: V_BCNT_U32_B32_e32 |
| 141 | ; SI: V_BCNT_U32_B32_e32 |
| 142 | ; SI: V_BCNT_U32_B32_e32 |
| 143 | ; SI: V_BCNT_U32_B32_e32 |
| 144 | ; SI: V_BCNT_U32_B32_e32 |
| 145 | ; SI: V_BCNT_U32_B32_e32 |
| 146 | ; SI: V_BCNT_U32_B32_e32 |
| 147 | ; SI: V_BCNT_U32_B32_e32 |
| 148 | ; SI: V_BCNT_U32_B32_e32 |
| 149 | ; SI: V_BCNT_U32_B32_e32 |
| 150 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 151 | |
| 152 | ; EG: BCNT_INT |
| 153 | ; EG: BCNT_INT |
| 154 | ; EG: BCNT_INT |
| 155 | ; EG: BCNT_INT |
| 156 | ; EG: BCNT_INT |
| 157 | ; EG: BCNT_INT |
| 158 | ; EG: BCNT_INT |
| 159 | ; EG: BCNT_INT |
| 160 | ; EG: BCNT_INT |
| 161 | ; EG: BCNT_INT |
| 162 | ; EG: BCNT_INT |
| 163 | ; EG: BCNT_INT |
| 164 | ; EG: BCNT_INT |
| 165 | ; EG: BCNT_INT |
| 166 | ; EG: BCNT_INT |
| 167 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 168 | define void @v_ctpop_v16i32(<16 x i32> addrspace(1)* noalias %out, <16 x i32> addrspace(1)* noalias %in) nounwind { |
| 169 | %val = load <16 x i32> addrspace(1)* %in, align 32 |
| 170 | %ctpop = call <16 x i32> @llvm.ctpop.v16i32(<16 x i32> %val) nounwind readnone |
| 171 | store <16 x i32> %ctpop, <16 x i32> addrspace(1)* %out, align 32 |
| 172 | ret void |
| 173 | } |
| 174 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 175 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_inline_constant: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 176 | ; SI: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 177 | ; SI: V_BCNT_U32_B32_e64 [[RESULT:v[0-9]+]], [[VAL]], 4 |
| 178 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 179 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 180 | |
| 181 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 182 | define void @v_ctpop_i32_add_inline_constant(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
| 183 | %val = load i32 addrspace(1)* %in, align 4 |
| 184 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 185 | %add = add i32 %ctpop, 4 |
| 186 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 187 | ret void |
| 188 | } |
| 189 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 190 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_inline_constant_inv: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 191 | ; SI: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 192 | ; SI: V_BCNT_U32_B32_e64 [[RESULT:v[0-9]+]], [[VAL]], 4 |
| 193 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 194 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 195 | |
| 196 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 197 | define void @v_ctpop_i32_add_inline_constant_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
| 198 | %val = load i32 addrspace(1)* %in, align 4 |
| 199 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 200 | %add = add i32 4, %ctpop |
| 201 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 202 | ret void |
| 203 | } |
| 204 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 205 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_literal: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 206 | ; SI: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 207 | ; SI: V_MOV_B32_e32 [[LIT:v[0-9]+]], 0x1869f |
| 208 | ; SI: V_BCNT_U32_B32_e32 [[RESULT:v[0-9]+]], [[VAL]], [[LIT]] |
| 209 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 210 | ; SI: S_ENDPGM |
| 211 | define void @v_ctpop_i32_add_literal(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
| 212 | %val = load i32 addrspace(1)* %in, align 4 |
| 213 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 214 | %add = add i32 %ctpop, 99999 |
| 215 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 216 | ret void |
| 217 | } |
| 218 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 219 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_var: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 220 | ; SI-DAG: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 221 | ; SI-DAG: S_LOAD_DWORD [[VAR:s[0-9]+]], |
| 222 | ; SI: V_BCNT_U32_B32_e64 [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
| 223 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 224 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 225 | |
| 226 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 227 | define void @v_ctpop_i32_add_var(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 %const) nounwind { |
| 228 | %val = load i32 addrspace(1)* %in, align 4 |
| 229 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 230 | %add = add i32 %ctpop, %const |
| 231 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 232 | ret void |
| 233 | } |
| 234 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 235 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_var_inv: |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 236 | ; SI-DAG: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 237 | ; SI-DAG: S_LOAD_DWORD [[VAR:s[0-9]+]], |
| 238 | ; SI: V_BCNT_U32_B32_e64 [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
| 239 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 240 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 241 | |
| 242 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 243 | define void @v_ctpop_i32_add_var_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 %const) nounwind { |
| 244 | %val = load i32 addrspace(1)* %in, align 4 |
| 245 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 246 | %add = add i32 %const, %ctpop |
| 247 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 248 | ret void |
| 249 | } |
| 250 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 251 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_vvar_inv: |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 252 | ; SI-DAG: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], s[{{[0-9]+:[0-9]+}}], {{0$}} |
| 253 | ; SI-DAG: BUFFER_LOAD_DWORD [[VAR:v[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0 offset:0x10 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 254 | ; SI: V_BCNT_U32_B32_e32 [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
| 255 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 256 | ; SI: S_ENDPGM |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 257 | |
| 258 | ; EG: BCNT_INT |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 259 | define void @v_ctpop_i32_add_vvar_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 addrspace(1)* noalias %constptr) nounwind { |
| 260 | %val = load i32 addrspace(1)* %in, align 4 |
| 261 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 262 | %gep = getelementptr i32 addrspace(1)* %constptr, i32 4 |
| 263 | %const = load i32 addrspace(1)* %gep, align 4 |
| 264 | %add = add i32 %const, %ctpop |
| 265 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 266 | ret void |
| 267 | } |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 268 | |
| 269 | ; FIXME: We currently disallow SALU instructions in all branches, |
| 270 | ; but there are some cases when the should be allowed. |
| 271 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 272 | ; FUNC-LABEL: {{^}}ctpop_i32_in_br: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 273 | ; SI: S_LOAD_DWORD [[VAL:s[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0xd |
| 274 | ; SI: S_BCNT1_I32_B32 [[SRESULT:s[0-9]+]], [[VAL]] |
| 275 | ; SI: V_MOV_B32_e32 [[RESULT]], [[SRESULT]] |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 276 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 277 | ; SI: S_ENDPGM |
| 278 | ; EG: BCNT_INT |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 279 | define void @ctpop_i32_in_br(i32 addrspace(1)* %out, i32 addrspace(1)* %in, i32 %ctpop_arg, i32 %cond) { |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 280 | entry: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 281 | %tmp0 = icmp eq i32 %cond, 0 |
| 282 | br i1 %tmp0, label %if, label %else |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 283 | |
| 284 | if: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 285 | %tmp2 = call i32 @llvm.ctpop.i32(i32 %ctpop_arg) |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 286 | br label %endif |
| 287 | |
| 288 | else: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 289 | %tmp3 = getelementptr i32 addrspace(1)* %in, i32 1 |
| 290 | %tmp4 = load i32 addrspace(1)* %tmp3 |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 291 | br label %endif |
| 292 | |
| 293 | endif: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 294 | %tmp5 = phi i32 [%tmp2, %if], [%tmp4, %else] |
| 295 | store i32 %tmp5, i32 addrspace(1)* %out |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 296 | ret void |
| 297 | } |