Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 3 | |
| 4 | declare i32 @llvm.cttz.i32(i32, i1) nounwind readnone |
| 5 | declare <2 x i32> @llvm.cttz.v2i32(<2 x i32>, i1) nounwind readnone |
| 6 | declare <4 x i32> @llvm.cttz.v4i32(<4 x i32>, i1) nounwind readnone |
| 7 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 8 | ; FUNC-LABEL: {{^}}s_cttz_zero_undef_i32: |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 9 | ; SI: S_LOAD_DWORD [[VAL:s[0-9]+]], |
| 10 | ; SI: S_FF1_I32_B32 [[SRESULT:s[0-9]+]], [[VAL]] |
| 11 | ; SI: V_MOV_B32_e32 [[VRESULT:v[0-9]+]], [[SRESULT]] |
| 12 | ; SI: BUFFER_STORE_DWORD [[VRESULT]], |
| 13 | ; SI: S_ENDPGM |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 14 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]] |
| 15 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 16 | define void @s_cttz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind { |
| 17 | %cttz = call i32 @llvm.cttz.i32(i32 %val, i1 true) nounwind readnone |
| 18 | store i32 %cttz, i32 addrspace(1)* %out, align 4 |
| 19 | ret void |
| 20 | } |
| 21 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 22 | ; FUNC-LABEL: {{^}}v_cttz_zero_undef_i32: |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 23 | ; SI: BUFFER_LOAD_DWORD [[VAL:v[0-9]+]], |
| 24 | ; SI: V_FFBL_B32_e32 [[RESULT:v[0-9]+]], [[VAL]] |
| 25 | ; SI: BUFFER_STORE_DWORD [[RESULT]], |
| 26 | ; SI: S_ENDPGM |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 27 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]] |
| 28 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 29 | define void @v_cttz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
| 30 | %val = load i32 addrspace(1)* %valptr, align 4 |
| 31 | %cttz = call i32 @llvm.cttz.i32(i32 %val, i1 true) nounwind readnone |
| 32 | store i32 %cttz, i32 addrspace(1)* %out, align 4 |
| 33 | ret void |
| 34 | } |
| 35 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 36 | ; FUNC-LABEL: {{^}}v_cttz_zero_undef_v2i32: |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 37 | ; SI: BUFFER_LOAD_DWORDX2 |
| 38 | ; SI: V_FFBL_B32_e32 |
| 39 | ; SI: V_FFBL_B32_e32 |
| 40 | ; SI: BUFFER_STORE_DWORDX2 |
| 41 | ; SI: S_ENDPGM |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 42 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}} |
| 43 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
| 44 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 45 | define void @v_cttz_zero_undef_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %valptr) nounwind { |
| 46 | %val = load <2 x i32> addrspace(1)* %valptr, align 8 |
| 47 | %cttz = call <2 x i32> @llvm.cttz.v2i32(<2 x i32> %val, i1 true) nounwind readnone |
| 48 | store <2 x i32> %cttz, <2 x i32> addrspace(1)* %out, align 8 |
| 49 | ret void |
| 50 | } |
| 51 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame^] | 52 | ; FUNC-LABEL: {{^}}v_cttz_zero_undef_v4i32: |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 53 | ; SI: BUFFER_LOAD_DWORDX4 |
| 54 | ; SI: V_FFBL_B32_e32 |
| 55 | ; SI: V_FFBL_B32_e32 |
| 56 | ; SI: V_FFBL_B32_e32 |
| 57 | ; SI: V_FFBL_B32_e32 |
| 58 | ; SI: BUFFER_STORE_DWORDX4 |
| 59 | ; SI: S_ENDPGM |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 60 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}} |
| 61 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
| 62 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
| 63 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
| 64 | ; EG: FFBL_INT {{\*? *}}[[RESULT]] |
Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 65 | define void @v_cttz_zero_undef_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %valptr) nounwind { |
| 66 | %val = load <4 x i32> addrspace(1)* %valptr, align 16 |
| 67 | %cttz = call <4 x i32> @llvm.cttz.v4i32(<4 x i32> %val, i1 true) nounwind readnone |
| 68 | store <4 x i32> %cttz, <4 x i32> addrspace(1)* %out, align 16 |
| 69 | ret void |
| 70 | } |