blob: a1b48c226aa8c93b73eaeead43958749bb1b193d [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng207b2462009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000015#include "ARM.h"
Evan Cheng207b2462009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000017#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Tim Northover798697d2013-04-21 11:57:07 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000023#include "llvm/MC/MCInst.h"
Evan Cheng02b184d2010-06-25 22:42:03 +000024#include "llvm/Support/CommandLine.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000025
26using namespace llvm;
27
Owen Anderson671d5782010-10-01 20:28:06 +000028static cl::opt<bool>
29OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
30 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
31 cl::init(false));
32
Anton Korobeynikov14635da2009-11-02 00:10:38 +000033Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
34 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000035}
36
Jim Grosbach617f84dd2012-02-28 23:53:30 +000037/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
38void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
39 NopInst.setOpcode(ARM::tNOP);
40 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
41 NopInst.addOperand(MCOperand::CreateReg(0));
42}
43
Evan Chengcd4cdd12009-07-11 06:43:01 +000044unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000045 // FIXME
46 return 0;
47}
48
Evan Cheng2d51c7c2010-06-18 23:09:54 +000049void
50Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
51 MachineBasicBlock *NewDest) const {
52 MachineBasicBlock *MBB = Tail->getParent();
53 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
54 if (!AFI->hasITBlocks()) {
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000055 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000056 return;
57 }
58
59 // If the first instruction of Tail is predicated, we may have to update
60 // the IT instruction.
61 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +000062 ARMCC::CondCodes CC = getInstrPredicate(Tail, PredReg);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000063 MachineBasicBlock::iterator MBBI = Tail;
64 if (CC != ARMCC::AL)
65 // Expecting at least the t2IT instruction before it.
66 --MBBI;
67
68 // Actually replace the tail.
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000069 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000070
71 // Fix up IT.
72 if (CC != ARMCC::AL) {
73 MachineBasicBlock::iterator E = MBB->begin();
74 unsigned Count = 4; // At most 4 instructions in an IT block.
75 while (Count && MBBI != E) {
76 if (MBBI->isDebugValue()) {
77 --MBBI;
78 continue;
79 }
80 if (MBBI->getOpcode() == ARM::t2IT) {
81 unsigned Mask = MBBI->getOperand(1).getImm();
82 if (Count == 4)
83 MBBI->eraseFromParent();
84 else {
85 unsigned MaskOn = 1 << Count;
86 unsigned MaskOff = ~(MaskOn - 1);
87 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
88 }
89 return;
90 }
91 --MBBI;
92 --Count;
93 }
94
95 // Ctrl flow can reach here if branch folding is run before IT block
96 // formation pass.
97 }
98}
99
David Goodwinaf7451b2009-07-08 16:09:28 +0000100bool
Evan Cheng37bb6172010-06-22 01:18:16 +0000101Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
102 MachineBasicBlock::iterator MBBI) const {
Evan Cheng666cf562011-02-22 07:07:59 +0000103 while (MBBI->isDebugValue()) {
Evan Cheng87a9f192011-02-21 23:40:47 +0000104 ++MBBI;
Evan Cheng666cf562011-02-22 07:07:59 +0000105 if (MBBI == MBB.end())
106 return false;
107 }
Evan Cheng87a9f192011-02-21 23:40:47 +0000108
Evan Cheng37bb6172010-06-22 01:18:16 +0000109 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000110 return getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
Evan Cheng37bb6172010-06-22 01:18:16 +0000111}
112
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000113void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator I, DebugLoc DL,
115 unsigned DestReg, unsigned SrcReg,
116 bool KillSrc) const {
Evan Cheng186332f2009-07-27 00:33:08 +0000117 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000118 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
119 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
120
Jim Grosbache9cc9012011-06-30 23:38:17 +0000121 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000122 .addReg(SrcReg, getKillRegState(KillSrc)));
Anton Korobeynikovc5df7e22009-07-16 23:26:06 +0000123}
Evan Chengc47e1092009-07-27 03:14:20 +0000124
125void Thumb2InstrInfo::
126storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
127 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000128 const TargetRegisterClass *RC,
129 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000130 DebugLoc DL;
131 if (I != MBB.end()) DL = I->getDebugLoc();
132
133 MachineFunction &MF = *MBB.getParent();
134 MachineFrameInfo &MFI = *MF.getFrameInfo();
135 MachineMemOperand *MMO =
136 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
137 MachineMemOperand::MOStore,
138 MFI.getObjectSize(FI),
139 MFI.getObjectAlignment(FI));
140
Craig Topperc7242e02012-04-20 07:30:17 +0000141 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
142 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
143 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000144 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
145 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +0000146 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000147 return;
148 }
149
Tim Northover798697d2013-04-21 11:57:07 +0000150 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
151 // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for
152 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
153 // otherwise).
154 MachineRegisterInfo *MRI = &MF.getRegInfo();
155 MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
156
157 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8));
158 AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
159 AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
160 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
161 AddDefaultPred(MIB);
162 return;
163 }
164
Evan Chengefb126a2010-05-06 19:06:44 +0000165 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000166}
167
168void Thumb2InstrInfo::
169loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
170 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000171 const TargetRegisterClass *RC,
172 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000173 MachineFunction &MF = *MBB.getParent();
174 MachineFrameInfo &MFI = *MF.getFrameInfo();
175 MachineMemOperand *MMO =
176 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
177 MachineMemOperand::MOLoad,
178 MFI.getObjectSize(FI),
179 MFI.getObjectAlignment(FI));
180 DebugLoc DL;
181 if (I != MBB.end()) DL = I->getDebugLoc();
182
Craig Topperc7242e02012-04-20 07:30:17 +0000183 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
184 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
185 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000186 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +0000187 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000188 return;
189 }
190
Tim Northover798697d2013-04-21 11:57:07 +0000191 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
192 // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for
193 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
194 // otherwise).
195 MachineRegisterInfo *MRI = &MF.getRegInfo();
196 MRI->constrainRegClass(DestReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
197
198 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8));
199 AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
200 AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
201 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
202 AddDefaultPred(MIB);
203
204 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
205 MIB.addReg(DestReg, RegState::ImplicitDefine);
206 return;
207 }
208
Evan Chengefb126a2010-05-06 19:06:44 +0000209 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000210}
Evan Cheng780748d2009-07-28 05:48:47 +0000211
Evan Cheng780748d2009-07-28 05:48:47 +0000212void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
213 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
214 unsigned DestReg, unsigned BaseReg, int NumBytes,
215 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000216 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng780748d2009-07-28 05:48:47 +0000217 bool isSub = NumBytes < 0;
218 if (isSub) NumBytes = -NumBytes;
219
220 // If profitable, use a movw or movt to materialize the offset.
221 // FIXME: Use the scavenger to grab a scratch register.
222 if (DestReg != ARM::SP && DestReg != BaseReg &&
223 NumBytes >= 4096 &&
224 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
225 bool Fits = false;
226 if (NumBytes < 65536) {
227 // Use a movw to materialize the 16-bit constant.
228 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
229 .addImm(NumBytes)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000230 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000231 Fits = true;
232 } else if ((NumBytes & 0xffff) == 0) {
233 // Use a movt to materialize the 32-bit constant.
234 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
235 .addReg(DestReg)
236 .addImm(NumBytes >> 16)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000237 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000238 Fits = true;
239 }
240
241 if (Fits) {
242 if (isSub) {
243 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
244 .addReg(BaseReg, RegState::Kill)
245 .addReg(DestReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000246 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
247 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000248 } else {
249 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
250 .addReg(DestReg, RegState::Kill)
251 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000252 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
253 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000254 }
255 return;
256 }
257 }
258
259 while (NumBytes) {
Evan Cheng780748d2009-07-28 05:48:47 +0000260 unsigned ThisVal = NumBytes;
Evan Chengb972e562009-08-07 00:34:42 +0000261 unsigned Opc = 0;
262 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
263 // mov sp, rn. Note t2MOVr cannot be used.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000264 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000265 .addReg(BaseReg).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000266 BaseReg = ARM::SP;
267 continue;
268 }
269
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000270 bool HasCCOut = true;
Evan Chengb972e562009-08-07 00:34:42 +0000271 if (BaseReg == ARM::SP) {
272 // sub sp, sp, #imm7
273 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
274 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
275 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000276 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
277 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000278 NumBytes = 0;
279 continue;
280 }
281
282 // sub rd, sp, so_imm
Jim Grosbacha8a80672011-06-29 23:25:04 +0000283 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Chengb972e562009-08-07 00:34:42 +0000284 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
285 NumBytes = 0;
286 } else {
287 // FIXME: Move this to ARMAddressingModes.h?
288 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
289 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
290 NumBytes &= ~ThisVal;
291 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
292 "Bit extraction didn't work?");
293 }
Evan Cheng780748d2009-07-28 05:48:47 +0000294 } else {
Evan Chengb972e562009-08-07 00:34:42 +0000295 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
296 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
297 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
298 NumBytes = 0;
299 } else if (ThisVal < 4096) {
300 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000301 HasCCOut = false;
Evan Chengb972e562009-08-07 00:34:42 +0000302 NumBytes = 0;
303 } else {
304 // FIXME: Move this to ARMAddressingModes.h?
305 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
306 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
307 NumBytes &= ~ThisVal;
308 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
309 "Bit extraction didn't work?");
310 }
Evan Cheng780748d2009-07-28 05:48:47 +0000311 }
312
313 // Build the new ADD / SUB.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000314 MachineInstrBuilder MIB =
315 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
316 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000317 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000318 if (HasCCOut)
319 AddDefaultCC(MIB);
Evan Chengb972e562009-08-07 00:34:42 +0000320
Evan Cheng780748d2009-07-28 05:48:47 +0000321 BaseReg = DestReg;
322 }
323}
324
325static unsigned
326negativeOffsetOpcode(unsigned opcode)
327{
328 switch (opcode) {
329 case ARM::t2LDRi12: return ARM::t2LDRi8;
330 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
331 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
332 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
333 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
334 case ARM::t2STRi12: return ARM::t2STRi8;
335 case ARM::t2STRBi12: return ARM::t2STRBi8;
336 case ARM::t2STRHi12: return ARM::t2STRHi8;
337
338 case ARM::t2LDRi8:
339 case ARM::t2LDRHi8:
340 case ARM::t2LDRBi8:
341 case ARM::t2LDRSHi8:
342 case ARM::t2LDRSBi8:
343 case ARM::t2STRi8:
344 case ARM::t2STRBi8:
345 case ARM::t2STRHi8:
346 return opcode;
347
348 default:
349 break;
350 }
351
352 return 0;
353}
354
355static unsigned
356positiveOffsetOpcode(unsigned opcode)
357{
358 switch (opcode) {
359 case ARM::t2LDRi8: return ARM::t2LDRi12;
360 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
361 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
362 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
363 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
364 case ARM::t2STRi8: return ARM::t2STRi12;
365 case ARM::t2STRBi8: return ARM::t2STRBi12;
366 case ARM::t2STRHi8: return ARM::t2STRHi12;
367
368 case ARM::t2LDRi12:
369 case ARM::t2LDRHi12:
370 case ARM::t2LDRBi12:
371 case ARM::t2LDRSHi12:
372 case ARM::t2LDRSBi12:
373 case ARM::t2STRi12:
374 case ARM::t2STRBi12:
375 case ARM::t2STRHi12:
376 return opcode;
377
378 default:
379 break;
380 }
381
382 return 0;
383}
384
385static unsigned
386immediateOffsetOpcode(unsigned opcode)
387{
388 switch (opcode) {
389 case ARM::t2LDRs: return ARM::t2LDRi12;
390 case ARM::t2LDRHs: return ARM::t2LDRHi12;
391 case ARM::t2LDRBs: return ARM::t2LDRBi12;
392 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
393 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
394 case ARM::t2STRs: return ARM::t2STRi12;
395 case ARM::t2STRBs: return ARM::t2STRBi12;
396 case ARM::t2STRHs: return ARM::t2STRHi12;
397
398 case ARM::t2LDRi12:
399 case ARM::t2LDRHi12:
400 case ARM::t2LDRBi12:
401 case ARM::t2LDRSHi12:
402 case ARM::t2LDRSBi12:
403 case ARM::t2STRi12:
404 case ARM::t2STRBi12:
405 case ARM::t2STRHi12:
406 case ARM::t2LDRi8:
407 case ARM::t2LDRHi8:
408 case ARM::t2LDRBi8:
409 case ARM::t2LDRSHi8:
410 case ARM::t2LDRSBi8:
411 case ARM::t2STRi8:
412 case ARM::t2STRBi8:
413 case ARM::t2STRHi8:
414 return opcode;
415
416 default:
417 break;
418 }
419
420 return 0;
421}
422
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000423bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
424 unsigned FrameReg, int &Offset,
425 const ARMBaseInstrInfo &TII) {
Evan Cheng780748d2009-07-28 05:48:47 +0000426 unsigned Opcode = MI.getOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000427 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng780748d2009-07-28 05:48:47 +0000428 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
429 bool isSub = false;
430
431 // Memory operands in inline assembly always use AddrModeT2_i12.
432 if (Opcode == ARM::INLINEASM)
433 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000434
Evan Cheng780748d2009-07-28 05:48:47 +0000435 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
436 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Chengb972e562009-08-07 00:34:42 +0000437
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000438 unsigned PredReg;
439 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng780748d2009-07-28 05:48:47 +0000440 // Turn it into a move.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000441 MI.setDesc(TII.get(ARM::tMOVr));
Evan Cheng780748d2009-07-28 05:48:47 +0000442 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000443 // Remove offset and remaining explicit predicate operands.
444 do MI.RemoveOperand(FrameRegIdx+1);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000445 while (MI.getNumOperands() > FrameRegIdx+1);
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +0000446 MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000447 AddDefaultPred(MIB);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000448 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000449 }
450
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000451 bool HasCCOut = Opcode != ARM::t2ADDri12;
452
Evan Cheng780748d2009-07-28 05:48:47 +0000453 if (Offset < 0) {
454 Offset = -Offset;
455 isSub = true;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000456 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Chengb972e562009-08-07 00:34:42 +0000457 } else {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000458 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng780748d2009-07-28 05:48:47 +0000459 }
460
461 // Common case: small offset, fits into instruction.
462 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng780748d2009-07-28 05:48:47 +0000463 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
464 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000465 // Add cc_out operand if the original instruction did not have one.
466 if (!HasCCOut)
467 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000468 Offset = 0;
469 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000470 }
471 // Another common case: imm12.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000472 if (Offset < 4096 &&
473 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000474 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Chengb972e562009-08-07 00:34:42 +0000475 MI.setDesc(TII.get(NewOpc));
Evan Cheng780748d2009-07-28 05:48:47 +0000476 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
477 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000478 // Remove the cc_out operand.
479 if (HasCCOut)
480 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000481 Offset = 0;
482 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000483 }
484
485 // Otherwise, extract 8 adjacent bits from the immediate into this
486 // t2ADDri/t2SUBri.
487 unsigned RotAmt = CountLeadingZeros_32(Offset);
488 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
489
490 // We will handle these bits from offset, clear them.
491 Offset &= ~ThisImmVal;
492
493 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
494 "Bit extraction didn't work?");
495 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000496 // Add cc_out operand if the original instruction did not have one.
497 if (!HasCCOut)
498 MI.addOperand(MachineOperand::CreateReg(0, false));
499
Evan Cheng780748d2009-07-28 05:48:47 +0000500 } else {
Bob Wilson967bf272009-09-15 17:56:18 +0000501
Bob Wilson5638c362010-02-06 00:24:38 +0000502 // AddrMode4 and AddrMode6 cannot handle any offset.
503 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilson967bf272009-09-15 17:56:18 +0000504 return false;
505
Evan Cheng780748d2009-07-28 05:48:47 +0000506 // AddrModeT2_so cannot handle any offset. If there is no offset
507 // register then we change to an immediate version.
Evan Chengb972e562009-08-07 00:34:42 +0000508 unsigned NewOpc = Opcode;
Evan Cheng780748d2009-07-28 05:48:47 +0000509 if (AddrMode == ARMII::AddrModeT2_so) {
510 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
511 if (OffsetReg != 0) {
512 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000513 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000514 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000515
Evan Cheng780748d2009-07-28 05:48:47 +0000516 MI.RemoveOperand(FrameRegIdx+1);
517 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
518 NewOpc = immediateOffsetOpcode(Opcode);
519 AddrMode = ARMII::AddrModeT2_i12;
520 }
521
522 unsigned NumBits = 0;
523 unsigned Scale = 1;
524 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
525 // i8 supports only negative, and i12 supports only positive, so
526 // based on Offset sign convert Opcode to the appropriate
527 // instruction
528 Offset += MI.getOperand(FrameRegIdx+1).getImm();
529 if (Offset < 0) {
530 NewOpc = negativeOffsetOpcode(Opcode);
531 NumBits = 8;
532 isSub = true;
533 Offset = -Offset;
534 } else {
535 NewOpc = positiveOffsetOpcode(Opcode);
536 NumBits = 12;
537 }
Bob Wilson5638c362010-02-06 00:24:38 +0000538 } else if (AddrMode == ARMII::AddrMode5) {
539 // VFP address mode.
540 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
541 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
542 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
543 InstrOffs *= -1;
Evan Cheng780748d2009-07-28 05:48:47 +0000544 NumBits = 8;
545 Scale = 4;
546 Offset += InstrOffs * 4;
547 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
548 if (Offset < 0) {
549 Offset = -Offset;
550 isSub = true;
551 }
Tim Northover798697d2013-04-21 11:57:07 +0000552 } else if (AddrMode == ARMII::AddrModeT2_i8s4) {
553 Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4;
554 NumBits = 8;
555 // MCInst operand has already scaled value.
556 Scale = 1;
557 if (Offset < 0) {
558 isSub = true;
559 Offset = -Offset;
560 }
Bob Wilson5638c362010-02-06 00:24:38 +0000561 } else {
562 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng780748d2009-07-28 05:48:47 +0000563 }
564
565 if (NewOpc != Opcode)
566 MI.setDesc(TII.get(NewOpc));
567
568 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
569
570 // Attempt to fold address computation
571 // Common case: small offset, fits into instruction.
572 int ImmedOffset = Offset / Scale;
573 unsigned Mask = (1 << NumBits) - 1;
574 if ((unsigned)Offset <= Mask * Scale) {
575 // Replace the FrameIndex with fp/sp
576 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
577 if (isSub) {
578 if (AddrMode == ARMII::AddrMode5)
579 // FIXME: Not consistent.
580 ImmedOffset |= 1 << NumBits;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000581 else
Evan Cheng780748d2009-07-28 05:48:47 +0000582 ImmedOffset = -ImmedOffset;
583 }
584 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000585 Offset = 0;
586 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000587 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000588
Evan Cheng780748d2009-07-28 05:48:47 +0000589 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwin08309802009-07-28 23:52:33 +0000590 ImmedOffset = ImmedOffset & Mask;
Evan Cheng780748d2009-07-28 05:48:47 +0000591 if (isSub) {
592 if (AddrMode == ARMII::AddrMode5)
593 // FIXME: Not consistent.
594 ImmedOffset |= 1 << NumBits;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000595 else {
Evan Cheng780748d2009-07-28 05:48:47 +0000596 ImmedOffset = -ImmedOffset;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000597 if (ImmedOffset == 0)
598 // Change the opcode back if the encoded offset is zero.
599 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
600 }
Evan Cheng780748d2009-07-28 05:48:47 +0000601 }
602 ImmOp.ChangeToImmediate(ImmedOffset);
603 Offset &= ~(Mask*Scale);
604 }
605
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000606 Offset = (isSub) ? -Offset : Offset;
607 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000608}
Evan Chenga0746bd2010-06-09 19:26:01 +0000609
Evan Cheng37bb6172010-06-22 01:18:16 +0000610ARMCC::CondCodes
611llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
612 unsigned Opc = MI->getOpcode();
613 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
614 return ARMCC::AL;
Craig Topperf6e7e122012-03-27 07:21:54 +0000615 return getInstrPredicate(MI, PredReg);
Evan Cheng37bb6172010-06-22 01:18:16 +0000616}