blob: 62e7f095826e589905bb82c49f8d4d58595f1077 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
18#include "llvm/CodeGen/SelectionDAG.h"
19#include "llvm/Target/TargetLowering.h"
20#include "Mips.h"
21#include "MipsSubtarget.h"
22
23namespace llvm {
24 namespace MipsISD {
25 enum NodeType {
26 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028
29 // Jump and link (call)
30 JmpLink,
31
32 // Get the Higher 16 bits from a 32-bit immediate
33 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000034 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000035
36 // Get the Lower 16 bits from a 32-bit immediate
37 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000038 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000040 // Handle gp_rel (small data/bss sections) relocation.
41 GPRel,
42
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000043 // General Dynamic TLS
44 TlsGd,
45
46 // Local Exec TLS
47 TprelHi,
48 TprelLo,
49
50 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000063 // Floating Point Rounding
64 FPRound,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
69 // MAdd/Sub nodes
70 MAdd,
71 MAddu,
72 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000073 MSubu,
74
75 // DivRem(u)
76 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000077 DivRemU,
78
79 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000080 ExtractElementF64,
81
Akira Hatanaka4c406e72011-06-21 00:40:49 +000082 WrapperPIC,
83
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000084 DynAlloc,
85
Akira Hatanaka5360f882011-08-17 02:05:42 +000086 Sync,
87
88 Ext,
89 Ins
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000090 };
91 }
92
Akira Hatanakae2489122011-04-15 21:51:11 +000093 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000094 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +000095 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000096
Chris Lattner58e8be82009-08-13 05:41:27 +000097 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000098 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +000099 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000100
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000101 virtual bool allowsUnalignedMemoryAccesses (EVT VT) const;
102
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000103 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000104 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000105
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000106 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000107 // DAG node.
108 virtual const char *getTargetNodeName(unsigned Opcode) const;
109
Scott Michela6729e82008-03-10 15:42:14 +0000110 /// getSetCCResultType - get the ISD::SETCC result ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000111 EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000112
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000113 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000114 private:
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000115 // Subtarget Info
116 const MipsSubtarget *Subtarget;
Akira Hatanaka7b502922011-09-26 21:47:02 +0000117
Akira Hatanaka7989f152011-10-28 18:47:24 +0000118 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000119
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000120 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000121 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000122 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000123 const SmallVectorImpl<ISD::InputArg> &Ins,
124 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000125 SmallVectorImpl<SDValue> &InVals) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000126
127 // Lower Operand specifics
Dan Gohman21cea8a2010-04-17 15:26:15 +0000128 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
129 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
130 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000131 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000132 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000133 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
134 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
135 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000136 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka44eba3a2011-05-25 19:32:07 +0000137 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka66277522011-06-02 00:24:44 +0000138 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000139 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000140 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000141
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000142 virtual SDValue
143 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000144 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000145 const SmallVectorImpl<ISD::InputArg> &Ins,
146 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000147 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000148
149 virtual SDValue
Evan Cheng6f36a082010-02-02 23:55:14 +0000150 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000151 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000152 bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000153 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000154 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000155 const SmallVectorImpl<ISD::InputArg> &Ins,
156 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000157 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000158
159 virtual SDValue
160 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000161 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000162 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000163 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000164 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000165
Dan Gohman25c16532010-05-01 00:01:06 +0000166 virtual MachineBasicBlock *
167 EmitInstrWithCustomInserter(MachineInstr *MI,
168 MachineBasicBlock *MBB) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000169
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000170 // Inline asm support
171 ConstraintType getConstraintType(const std::string &Constraint) const;
172
Akira Hatanakae2489122011-04-15 21:51:11 +0000173 /// Examine constraint string and operand type and determine a weight value.
174 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000175 ConstraintWeight getSingleConstraintMatchWeight(
176 AsmOperandInfo &info, const char *constraint) const;
177
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000178 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000179 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000180 EVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000181
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000182 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000183
184 /// isFPImmLegal - Returns true if the target can instruction select the
185 /// specified FP immediate natively. If false, the legalizer will
186 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000187 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000188
189 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
190 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
191 MachineBasicBlock *EmitAtomicBinaryPartword(MachineInstr *MI,
192 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
193 bool Nand = false) const;
194 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
195 MachineBasicBlock *BB, unsigned Size) const;
196 MachineBasicBlock *EmitAtomicCmpSwapPartword(MachineInstr *MI,
197 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000198 };
199}
200
201#endif // MipsISELLOWERING_H