blob: 9c35c6136113d76bb01b34a1aebc6bbb7378e730 [file] [log] [blame]
Akira Hatanaka96ca1822013-03-13 00:54:29 +00001//===-- Mips16ISelLowering.h - Mips16 DAG Lowering Interface ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Subclass of MipsTargetLowering specialized for mips16.
11//
12//===----------------------------------------------------------------------===//
Akira Hatanaka96ca1822013-03-13 00:54:29 +000013#include "Mips16ISelLowering.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000014#include "MCTargetDesc/MipsBaseInfo.h"
Akira Hatanaka96ca1822013-03-13 00:54:29 +000015#include "MipsRegisterInfo.h"
Reed Kotler783c7942013-05-10 22:25:39 +000016#include "MipsTargetMachine.h"
Reed Kotler4cdaa7d2014-02-14 19:16:39 +000017#include "llvm/ADT/StringRef.h"
Akira Hatanaka96ca1822013-03-13 00:54:29 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/Support/CommandLine.h"
20#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000021#include <string>
Akira Hatanaka96ca1822013-03-13 00:54:29 +000022
23using namespace llvm;
24
Chandler Carruth84e68b22014-04-22 02:41:26 +000025#define DEBUG_TYPE "mips-lower"
26
Akira Hatanaka96ca1822013-03-13 00:54:29 +000027static cl::opt<bool> DontExpandCondPseudos16(
28 "mips16-dont-expand-cond-pseudo",
29 cl::init(false),
Sylvestre Ledru469de192014-08-11 18:04:46 +000030 cl::desc("Don't expand conditional move related "
Akira Hatanaka96ca1822013-03-13 00:54:29 +000031 "pseudos for Mips 16"),
32 cl::Hidden);
33
34namespace {
Benjamin Kramerc4d547d2013-06-13 19:06:52 +000035struct Mips16Libcall {
36 RTLIB::Libcall Libcall;
37 const char *Name;
38
39 bool operator<(const Mips16Libcall &RHS) const {
40 return std::strcmp(Name, RHS.Name) < 0;
41 }
42};
Reed Kotler83f879d2013-08-01 21:17:53 +000043
44struct Mips16IntrinsicHelperType{
45 const char* Name;
46 const char* Helper;
47
48 bool operator<(const Mips16IntrinsicHelperType &RHS) const {
49 return std::strcmp(Name, RHS.Name) < 0;
50 }
51 bool operator==(const Mips16IntrinsicHelperType &RHS) const {
52 return std::strcmp(Name, RHS.Name) == 0;
53 }
54};
Akira Hatanaka96ca1822013-03-13 00:54:29 +000055}
56
Benjamin Kramerc4d547d2013-06-13 19:06:52 +000057// Libcalls for which no helper is generated. Sorted by name for binary search.
58static const Mips16Libcall HardFloatLibCalls[] = {
59 { RTLIB::ADD_F64, "__mips16_adddf3" },
60 { RTLIB::ADD_F32, "__mips16_addsf3" },
61 { RTLIB::DIV_F64, "__mips16_divdf3" },
62 { RTLIB::DIV_F32, "__mips16_divsf3" },
63 { RTLIB::OEQ_F64, "__mips16_eqdf2" },
64 { RTLIB::OEQ_F32, "__mips16_eqsf2" },
65 { RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2" },
66 { RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi" },
67 { RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi" },
68 { RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf" },
69 { RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf" },
70 { RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf" },
71 { RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf" },
72 { RTLIB::OGE_F64, "__mips16_gedf2" },
73 { RTLIB::OGE_F32, "__mips16_gesf2" },
74 { RTLIB::OGT_F64, "__mips16_gtdf2" },
75 { RTLIB::OGT_F32, "__mips16_gtsf2" },
76 { RTLIB::OLE_F64, "__mips16_ledf2" },
77 { RTLIB::OLE_F32, "__mips16_lesf2" },
78 { RTLIB::OLT_F64, "__mips16_ltdf2" },
79 { RTLIB::OLT_F32, "__mips16_ltsf2" },
80 { RTLIB::MUL_F64, "__mips16_muldf3" },
81 { RTLIB::MUL_F32, "__mips16_mulsf3" },
82 { RTLIB::UNE_F64, "__mips16_nedf2" },
83 { RTLIB::UNE_F32, "__mips16_nesf2" },
84 { RTLIB::UNKNOWN_LIBCALL, "__mips16_ret_dc" }, // No associated libcall.
85 { RTLIB::UNKNOWN_LIBCALL, "__mips16_ret_df" }, // No associated libcall.
86 { RTLIB::UNKNOWN_LIBCALL, "__mips16_ret_sc" }, // No associated libcall.
87 { RTLIB::UNKNOWN_LIBCALL, "__mips16_ret_sf" }, // No associated libcall.
88 { RTLIB::SUB_F64, "__mips16_subdf3" },
89 { RTLIB::SUB_F32, "__mips16_subsf3" },
90 { RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2" },
91 { RTLIB::UO_F64, "__mips16_unorddf2" },
92 { RTLIB::UO_F32, "__mips16_unordsf2" }
93};
94
Reed Kotler83f879d2013-08-01 21:17:53 +000095static const Mips16IntrinsicHelperType Mips16IntrinsicHelper[] = {
Reed Kotlerbe316cf2013-08-09 21:33:41 +000096 {"__fixunsdfsi", "__mips16_call_stub_2" },
Reed Kotler83f879d2013-08-01 21:17:53 +000097 {"ceil", "__mips16_call_stub_df_2"},
98 {"ceilf", "__mips16_call_stub_sf_1"},
99 {"copysign", "__mips16_call_stub_df_10"},
100 {"copysignf", "__mips16_call_stub_sf_5"},
101 {"cos", "__mips16_call_stub_df_2"},
102 {"cosf", "__mips16_call_stub_sf_1"},
103 {"exp2", "__mips16_call_stub_df_2"},
104 {"exp2f", "__mips16_call_stub_sf_1"},
105 {"floor", "__mips16_call_stub_df_2"},
106 {"floorf", "__mips16_call_stub_sf_1"},
107 {"log2", "__mips16_call_stub_df_2"},
108 {"log2f", "__mips16_call_stub_sf_1"},
109 {"nearbyint", "__mips16_call_stub_df_2"},
110 {"nearbyintf", "__mips16_call_stub_sf_1"},
111 {"rint", "__mips16_call_stub_df_2"},
112 {"rintf", "__mips16_call_stub_sf_1"},
113 {"sin", "__mips16_call_stub_df_2"},
114 {"sinf", "__mips16_call_stub_sf_1"},
115 {"sqrt", "__mips16_call_stub_df_2"},
116 {"sqrtf", "__mips16_call_stub_sf_1"},
117 {"trunc", "__mips16_call_stub_df_2"},
118 {"truncf", "__mips16_call_stub_sf_1"},
119};
120
Eric Christopher8924d272014-07-18 23:25:04 +0000121Mips16TargetLowering::Mips16TargetLowering(MipsTargetMachine &TM,
122 const MipsSubtarget &STI)
123 : MipsTargetLowering(TM, STI) {
Reed Kotlerfafaa9d2013-03-14 22:02:09 +0000124
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000125 // Set up the register classes
126 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
127
Eric Christopher7394e232014-07-18 00:08:50 +0000128 if (!TM.Options.UseSoftFloat)
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000129 setMips16HardFloatLibCalls();
Benjamin Kramerc4d547d2013-06-13 19:06:52 +0000130
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000131 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
132 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
133 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
134 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
135 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
136 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
137 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
138 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
139 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
140 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
141 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
142 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
143 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
144
Reed Kotler97309af2013-10-08 17:32:33 +0000145 setOperationAction(ISD::ROTR, MVT::i32, Expand);
146 setOperationAction(ISD::ROTR, MVT::i64, Expand);
147 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
149
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000150 computeRegisterProperties();
151}
152
153const MipsTargetLowering *
Eric Christopher8924d272014-07-18 23:25:04 +0000154llvm::createMips16TargetLowering(MipsTargetMachine &TM,
155 const MipsSubtarget &STI) {
156 return new Mips16TargetLowering(TM, STI);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000157}
158
159bool
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000160Mips16TargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
161 unsigned,
162 unsigned,
163 bool *Fast) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000164 return false;
165}
166
167MachineBasicBlock *
168Mips16TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
169 MachineBasicBlock *BB) const {
170 switch (MI->getOpcode()) {
171 default:
172 return MipsTargetLowering::EmitInstrWithCustomInserter(MI, BB);
173 case Mips::SelBeqZ:
174 return emitSel16(Mips::BeqzRxImm16, MI, BB);
175 case Mips::SelBneZ:
176 return emitSel16(Mips::BnezRxImm16, MI, BB);
177 case Mips::SelTBteqZCmpi:
Reed Kotler09e59152013-11-15 02:21:52 +0000178 return emitSeliT16(Mips::Bteqz16, Mips::CmpiRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000179 case Mips::SelTBteqZSlti:
Reed Kotler09e59152013-11-15 02:21:52 +0000180 return emitSeliT16(Mips::Bteqz16, Mips::SltiRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000181 case Mips::SelTBteqZSltiu:
Reed Kotler09e59152013-11-15 02:21:52 +0000182 return emitSeliT16(Mips::Bteqz16, Mips::SltiuRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000183 case Mips::SelTBtneZCmpi:
Reed Kotler09e59152013-11-15 02:21:52 +0000184 return emitSeliT16(Mips::Btnez16, Mips::CmpiRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000185 case Mips::SelTBtneZSlti:
Reed Kotler09e59152013-11-15 02:21:52 +0000186 return emitSeliT16(Mips::Btnez16, Mips::SltiRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000187 case Mips::SelTBtneZSltiu:
Reed Kotler09e59152013-11-15 02:21:52 +0000188 return emitSeliT16(Mips::Btnez16, Mips::SltiuRxImmX16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000189 case Mips::SelTBteqZCmp:
Reed Kotler09e59152013-11-15 02:21:52 +0000190 return emitSelT16(Mips::Bteqz16, Mips::CmpRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000191 case Mips::SelTBteqZSlt:
Reed Kotler09e59152013-11-15 02:21:52 +0000192 return emitSelT16(Mips::Bteqz16, Mips::SltRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000193 case Mips::SelTBteqZSltu:
Reed Kotler09e59152013-11-15 02:21:52 +0000194 return emitSelT16(Mips::Bteqz16, Mips::SltuRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000195 case Mips::SelTBtneZCmp:
Reed Kotler09e59152013-11-15 02:21:52 +0000196 return emitSelT16(Mips::Btnez16, Mips::CmpRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000197 case Mips::SelTBtneZSlt:
Reed Kotler09e59152013-11-15 02:21:52 +0000198 return emitSelT16(Mips::Btnez16, Mips::SltRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000199 case Mips::SelTBtneZSltu:
Reed Kotler09e59152013-11-15 02:21:52 +0000200 return emitSelT16(Mips::Btnez16, Mips::SltuRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000201 case Mips::BteqzT8CmpX16:
Reed Kotler09e59152013-11-15 02:21:52 +0000202 return emitFEXT_T8I816_ins(Mips::Bteqz16, Mips::CmpRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000203 case Mips::BteqzT8SltX16:
Reed Kotler09e59152013-11-15 02:21:52 +0000204 return emitFEXT_T8I816_ins(Mips::Bteqz16, Mips::SltRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000205 case Mips::BteqzT8SltuX16:
206 // TBD: figure out a way to get this or remove the instruction
207 // altogether.
Reed Kotler09e59152013-11-15 02:21:52 +0000208 return emitFEXT_T8I816_ins(Mips::Bteqz16, Mips::SltuRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000209 case Mips::BtnezT8CmpX16:
Reed Kotler09e59152013-11-15 02:21:52 +0000210 return emitFEXT_T8I816_ins(Mips::Btnez16, Mips::CmpRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000211 case Mips::BtnezT8SltX16:
Reed Kotler09e59152013-11-15 02:21:52 +0000212 return emitFEXT_T8I816_ins(Mips::Btnez16, Mips::SltRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000213 case Mips::BtnezT8SltuX16:
214 // TBD: figure out a way to get this or remove the instruction
215 // altogether.
Reed Kotler09e59152013-11-15 02:21:52 +0000216 return emitFEXT_T8I816_ins(Mips::Btnez16, Mips::SltuRxRy16, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000217 case Mips::BteqzT8CmpiX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000218 Mips::Bteqz16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, false, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000219 case Mips::BteqzT8SltiX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000220 Mips::Bteqz16, Mips::SltiRxImm16, Mips::SltiRxImmX16, true, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000221 case Mips::BteqzT8SltiuX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000222 Mips::Bteqz16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, false, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000223 case Mips::BtnezT8CmpiX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000224 Mips::Btnez16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, false, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000225 case Mips::BtnezT8SltiX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000226 Mips::Btnez16, Mips::SltiRxImm16, Mips::SltiRxImmX16, true, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000227 case Mips::BtnezT8SltiuX16: return emitFEXT_T8I8I16_ins(
Reed Kotler09e59152013-11-15 02:21:52 +0000228 Mips::Btnez16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, false, MI, BB);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000229 break;
230 case Mips::SltCCRxRy16:
231 return emitFEXT_CCRX16_ins(Mips::SltRxRy16, MI, BB);
232 break;
233 case Mips::SltiCCRxImmX16:
234 return emitFEXT_CCRXI16_ins
235 (Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB);
236 case Mips::SltiuCCRxImmX16:
237 return emitFEXT_CCRXI16_ins
238 (Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB);
239 case Mips::SltuCCRxRy16:
240 return emitFEXT_CCRX16_ins
241 (Mips::SltuRxRy16, MI, BB);
242 }
243}
244
245bool Mips16TargetLowering::
246isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
247 unsigned NextStackOffset,
248 const MipsFunctionInfo& FI) const {
249 // No tail call optimization for mips16.
250 return false;
251}
252
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000253void Mips16TargetLowering::setMips16HardFloatLibCalls() {
Benjamin Kramerc4d547d2013-06-13 19:06:52 +0000254 for (unsigned I = 0; I != array_lengthof(HardFloatLibCalls); ++I) {
255 assert((I == 0 || HardFloatLibCalls[I - 1] < HardFloatLibCalls[I]) &&
256 "Array not sorted!");
257 if (HardFloatLibCalls[I].Libcall != RTLIB::UNKNOWN_LIBCALL)
258 setLibcallName(HardFloatLibCalls[I].Libcall, HardFloatLibCalls[I].Name);
259 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000260
Benjamin Kramerc4d547d2013-06-13 19:06:52 +0000261 setLibcallName(RTLIB::O_F64, "__mips16_unorddf2");
262 setLibcallName(RTLIB::O_F32, "__mips16_unordsf2");
263}
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000264
265//
266// The Mips16 hard float is a crazy quilt inherited from gcc. I have a much
267// cleaner way to do all of this but it will have to wait until the traditional
268// gcc mechanism is completed.
269//
270// For Pic, in order for Mips16 code to call Mips32 code which according the abi
271// have either arguments or returned values placed in floating point registers,
272// we use a set of helper functions. (This includes functions which return type
273// complex which on Mips are returned in a pair of floating point registers).
274//
275// This is an encoding that we inherited from gcc.
276// In Mips traditional O32, N32 ABI, floating point numbers are passed in
277// floating point argument registers 1,2 only when the first and optionally
278// the second arguments are float (sf) or double (df).
279// For Mips16 we are only concerned with the situations where floating point
280// arguments are being passed in floating point registers by the ABI, because
281// Mips16 mode code cannot execute floating point instructions to load those
282// values and hence helper functions are needed.
283// The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df)
284// the helper function suffixs for these are:
285// 0, 1, 5, 9, 2, 6, 10
286// this suffix can then be calculated as follows:
287// for a given argument Arg:
288// Arg1x, Arg2x = 1 : Arg is sf
289// 2 : Arg is df
290// 0: Arg is neither sf or df
291// So this stub is the string for number Arg1x + Arg2x*4.
292// However not all numbers between 0 and 10 are possible, we check anyway and
293// assert if the impossible exists.
294//
295
296unsigned int Mips16TargetLowering::getMips16HelperFunctionStubNumber
297 (ArgListTy &Args) const {
298 unsigned int resultNum = 0;
299 if (Args.size() >= 1) {
300 Type *t = Args[0].Ty;
301 if (t->isFloatTy()) {
302 resultNum = 1;
303 }
304 else if (t->isDoubleTy()) {
305 resultNum = 2;
306 }
307 }
308 if (resultNum) {
309 if (Args.size() >=2) {
310 Type *t = Args[1].Ty;
311 if (t->isFloatTy()) {
312 resultNum += 4;
313 }
314 else if (t->isDoubleTy()) {
315 resultNum += 8;
316 }
317 }
318 }
319 return resultNum;
320}
321
322//
323// prefixs are attached to stub numbers depending on the return type .
324// return type: float sf_
325// double df_
326// single complex sc_
327// double complext dc_
328// others NO PREFIX
329//
330//
331// The full name of a helper function is__mips16_call_stub +
332// return type dependent prefix + stub number
333//
334//
335// This is something that probably should be in a different source file and
336// perhaps done differently but my main purpose is to not waste runtime
337// on something that we can enumerate in the source. Another possibility is
338// to have a python script to generate these mapping tables. This will do
339// for now. There are a whole series of helper function mapping arrays, one
340// for each return type class as outlined above. There there are 11 possible
341// entries. Ones with 0 are ones which should never be selected
342//
343// All the arrays are similar except for ones which return neither
344// sf, df, sc, dc, in which only care about ones which have sf or df as a
345// first parameter.
346//
347#define P_ "__mips16_call_stub_"
348#define MAX_STUB_NUMBER 10
349#define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10"
350#define T P "0" , T1
351#define P P_
352static char const * vMips16Helper[MAX_STUB_NUMBER+1] =
Craig Topper062a2ba2014-04-25 05:30:21 +0000353 {nullptr, T1 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000354#undef P
355#define P P_ "sf_"
356static char const * sfMips16Helper[MAX_STUB_NUMBER+1] =
357 { T };
358#undef P
359#define P P_ "df_"
360static char const * dfMips16Helper[MAX_STUB_NUMBER+1] =
361 { T };
362#undef P
363#define P P_ "sc_"
364static char const * scMips16Helper[MAX_STUB_NUMBER+1] =
365 { T };
366#undef P
367#define P P_ "dc_"
368static char const * dcMips16Helper[MAX_STUB_NUMBER+1] =
369 { T };
370#undef P
371#undef P_
372
373
374const char* Mips16TargetLowering::
375 getMips16HelperFunction
376 (Type* RetTy, ArgListTy &Args, bool &needHelper) const {
377 const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args);
378#ifndef NDEBUG
379 const unsigned int maxStubNum = 10;
380 assert(stubNum <= maxStubNum);
381 const bool validStubNum[maxStubNum+1] =
382 {true, true, true, false, false, true, true, false, false, true, true};
383 assert(validStubNum[stubNum]);
384#endif
385 const char *result;
386 if (RetTy->isFloatTy()) {
387 result = sfMips16Helper[stubNum];
388 }
389 else if (RetTy ->isDoubleTy()) {
390 result = dfMips16Helper[stubNum];
391 }
392 else if (RetTy->isStructTy()) {
393 // check if it's complex
394 if (RetTy->getNumContainedTypes() == 2) {
395 if ((RetTy->getContainedType(0)->isFloatTy()) &&
396 (RetTy->getContainedType(1)->isFloatTy())) {
397 result = scMips16Helper[stubNum];
398 }
399 else if ((RetTy->getContainedType(0)->isDoubleTy()) &&
400 (RetTy->getContainedType(1)->isDoubleTy())) {
401 result = dcMips16Helper[stubNum];
402 }
403 else {
404 llvm_unreachable("Uncovered condition");
405 }
406 }
407 else {
408 llvm_unreachable("Uncovered condition");
409 }
410 }
411 else {
412 if (stubNum == 0) {
413 needHelper = false;
414 return "";
415 }
416 result = vMips16Helper[stubNum];
417 }
418 needHelper = true;
419 return result;
420}
421
422void Mips16TargetLowering::
423getOpndList(SmallVectorImpl<SDValue> &Ops,
424 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
425 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
426 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
427 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000428 MachineFunction &MF = DAG.getMachineFunction();
429 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Craig Topper062a2ba2014-04-25 05:30:21 +0000430 const char* Mips16HelperFunction = nullptr;
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000431 bool NeedMips16Helper = false;
432
Eric Christopher1c29a652014-07-18 22:55:25 +0000433 if (Subtarget.inMips16HardFloat()) {
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000434 //
435 // currently we don't have symbols tagged with the mips16 or mips32
436 // qualifier so we will assume that we don't know what kind it is.
437 // and generate the helper
438 //
439 bool LookupHelper = true;
440 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(CLI.Callee)) {
Benjamin Kramerc4d547d2013-06-13 19:06:52 +0000441 Mips16Libcall Find = { RTLIB::UNKNOWN_LIBCALL, S->getSymbol() };
442
Benjamin Kramer502b9e12014-04-12 16:15:53 +0000443 if (std::binary_search(std::begin(HardFloatLibCalls),
444 std::end(HardFloatLibCalls), Find))
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000445 LookupHelper = false;
Reed Kotler83f879d2013-08-01 21:17:53 +0000446 else {
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000447 const char *Symbol = S->getSymbol();
448 Mips16IntrinsicHelperType IntrinsicFind = { Symbol, "" };
449 const Mips16HardFloatInfo::FuncSignature *Signature =
450 Mips16HardFloatInfo::findFuncSignature(Symbol);
451 if (!IsPICCall && (Signature && (FuncInfo->StubsNeeded.find(Symbol) ==
452 FuncInfo->StubsNeeded.end()))) {
453 FuncInfo->StubsNeeded[Symbol] = Signature;
454 //
455 // S2 is normally saved if the stub is for a function which
456 // returns a float or double value and is not otherwise. This is
457 // because more work is required after the function the stub
458 // is calling completes, and so the stub cannot directly return
459 // and the stub has no stack space to store the return address so
460 // S2 is used for that purpose.
461 // In order to take advantage of not saving S2, we need to also
462 // optimize the call in the stub and this requires some further
463 // functionality in MipsAsmPrinter which we don't have yet.
464 // So for now we always save S2. The optimization will be done
465 // in a follow-on patch.
466 //
Reed Kotlerd2da8102014-02-19 22:11:45 +0000467 if (1 || (Signature->RetSig != Mips16HardFloatInfo::NoFPRet))
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000468 FuncInfo->setSaveS2();
469 }
Reed Kotler83f879d2013-08-01 21:17:53 +0000470 // one more look at list of intrinsics
Benjamin Kramer502b9e12014-04-12 16:15:53 +0000471 const Mips16IntrinsicHelperType *Helper =
472 std::lower_bound(std::begin(Mips16IntrinsicHelper),
473 std::end(Mips16IntrinsicHelper), IntrinsicFind);
474 if (Helper != std::end(Mips16IntrinsicHelper) &&
475 *Helper == IntrinsicFind) {
476 Mips16HelperFunction = Helper->Helper;
Reed Kotler83f879d2013-08-01 21:17:53 +0000477 NeedMips16Helper = true;
478 LookupHelper = false;
479 }
480
481 }
Benjamin Kramerc4d547d2013-06-13 19:06:52 +0000482 } else if (GlobalAddressSDNode *G =
483 dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
484 Mips16Libcall Find = { RTLIB::UNKNOWN_LIBCALL,
485 G->getGlobal()->getName().data() };
486
Benjamin Kramer502b9e12014-04-12 16:15:53 +0000487 if (std::binary_search(std::begin(HardFloatLibCalls),
488 std::end(HardFloatLibCalls), Find))
Reed Kotler0fed8d42013-05-21 00:50:30 +0000489 LookupHelper = false;
Reed Kotler0fed8d42013-05-21 00:50:30 +0000490 }
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +0000491 if (LookupHelper)
492 Mips16HelperFunction =
493 getMips16HelperFunction(CLI.RetTy, CLI.getArgs(), NeedMips16Helper);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000494 }
495
496 SDValue JumpTarget = Callee;
497
498 // T9 should contain the address of the callee function if
499 // -reloction-model=pic or it is an indirect call.
500 if (IsPICCall || !GlobalOrExternal) {
501 unsigned V0Reg = Mips::V0;
502 if (NeedMips16Helper) {
503 RegsToPass.push_front(std::make_pair(V0Reg, Callee));
504 JumpTarget = DAG.getExternalSymbol(Mips16HelperFunction, getPointerTy());
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000505 ExternalSymbolSDNode *S = cast<ExternalSymbolSDNode>(JumpTarget);
506 JumpTarget = getAddrGlobal(S, JumpTarget.getValueType(), DAG,
507 MipsII::MO_GOT, Chain,
508 FuncInfo->callPtrInfo(S->getSymbol()));
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000509 } else
510 RegsToPass.push_front(std::make_pair((unsigned)Mips::T9, Callee));
511 }
512
513 Ops.push_back(JumpTarget);
514
515 MipsTargetLowering::getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal,
516 InternalLinkage, CLI, Callee, Chain);
517}
518
519MachineBasicBlock *Mips16TargetLowering::
520emitSel16(unsigned Opc, MachineInstr *MI, MachineBasicBlock *BB) const {
521 if (DontExpandCondPseudos16)
522 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000523 const TargetInstrInfo *TII =
524 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000525 DebugLoc DL = MI->getDebugLoc();
526 // To "insert" a SELECT_CC instruction, we actually have to insert the
527 // diamond control-flow pattern. The incoming instruction knows the
528 // destination vreg to set, the condition code register to branch on, the
529 // true/false values to select between, and a branch opcode to use.
530 const BasicBlock *LLVM_BB = BB->getBasicBlock();
531 MachineFunction::iterator It = BB;
532 ++It;
533
534 // thisMBB:
535 // ...
536 // TrueVal = ...
537 // setcc r1, r2, r3
538 // bNE r1, r0, copy1MBB
539 // fallthrough --> copy0MBB
540 MachineBasicBlock *thisMBB = BB;
541 MachineFunction *F = BB->getParent();
542 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
543 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
544 F->insert(It, copy0MBB);
545 F->insert(It, sinkMBB);
546
547 // Transfer the remainder of BB and its successor edges to sinkMBB.
548 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000549 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000550 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
551
552 // Next, add the true and fallthrough blocks as its successors.
553 BB->addSuccessor(copy0MBB);
554 BB->addSuccessor(sinkMBB);
555
556 BuildMI(BB, DL, TII->get(Opc)).addReg(MI->getOperand(3).getReg())
557 .addMBB(sinkMBB);
558
559 // copy0MBB:
560 // %FalseValue = ...
561 // # fallthrough to sinkMBB
562 BB = copy0MBB;
563
564 // Update machine-CFG edges
565 BB->addSuccessor(sinkMBB);
566
567 // sinkMBB:
568 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
569 // ...
570 BB = sinkMBB;
571
572 BuildMI(*BB, BB->begin(), DL,
573 TII->get(Mips::PHI), MI->getOperand(0).getReg())
574 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
575 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
576
577 MI->eraseFromParent(); // The pseudo instruction is gone now.
578 return BB;
579}
580
581MachineBasicBlock *Mips16TargetLowering::emitSelT16
582 (unsigned Opc1, unsigned Opc2,
583 MachineInstr *MI, MachineBasicBlock *BB) const {
584 if (DontExpandCondPseudos16)
585 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000586 const TargetInstrInfo *TII =
587 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000588 DebugLoc DL = MI->getDebugLoc();
589 // To "insert" a SELECT_CC instruction, we actually have to insert the
590 // diamond control-flow pattern. The incoming instruction knows the
591 // destination vreg to set, the condition code register to branch on, the
592 // true/false values to select between, and a branch opcode to use.
593 const BasicBlock *LLVM_BB = BB->getBasicBlock();
594 MachineFunction::iterator It = BB;
595 ++It;
596
597 // thisMBB:
598 // ...
599 // TrueVal = ...
600 // setcc r1, r2, r3
601 // bNE r1, r0, copy1MBB
602 // fallthrough --> copy0MBB
603 MachineBasicBlock *thisMBB = BB;
604 MachineFunction *F = BB->getParent();
605 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
606 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
607 F->insert(It, copy0MBB);
608 F->insert(It, sinkMBB);
609
610 // Transfer the remainder of BB and its successor edges to sinkMBB.
611 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000612 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000613 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
614
615 // Next, add the true and fallthrough blocks as its successors.
616 BB->addSuccessor(copy0MBB);
617 BB->addSuccessor(sinkMBB);
618
619 BuildMI(BB, DL, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
620 .addReg(MI->getOperand(4).getReg());
621 BuildMI(BB, DL, TII->get(Opc1)).addMBB(sinkMBB);
622
623 // copy0MBB:
624 // %FalseValue = ...
625 // # fallthrough to sinkMBB
626 BB = copy0MBB;
627
628 // Update machine-CFG edges
629 BB->addSuccessor(sinkMBB);
630
631 // sinkMBB:
632 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
633 // ...
634 BB = sinkMBB;
635
636 BuildMI(*BB, BB->begin(), DL,
637 TII->get(Mips::PHI), MI->getOperand(0).getReg())
638 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
639 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
640
641 MI->eraseFromParent(); // The pseudo instruction is gone now.
642 return BB;
643
644}
645
646MachineBasicBlock *Mips16TargetLowering::emitSeliT16
647 (unsigned Opc1, unsigned Opc2,
648 MachineInstr *MI, MachineBasicBlock *BB) const {
649 if (DontExpandCondPseudos16)
650 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000651 const TargetInstrInfo *TII =
652 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000653 DebugLoc DL = MI->getDebugLoc();
654 // To "insert" a SELECT_CC instruction, we actually have to insert the
655 // diamond control-flow pattern. The incoming instruction knows the
656 // destination vreg to set, the condition code register to branch on, the
657 // true/false values to select between, and a branch opcode to use.
658 const BasicBlock *LLVM_BB = BB->getBasicBlock();
659 MachineFunction::iterator It = BB;
660 ++It;
661
662 // thisMBB:
663 // ...
664 // TrueVal = ...
665 // setcc r1, r2, r3
666 // bNE r1, r0, copy1MBB
667 // fallthrough --> copy0MBB
668 MachineBasicBlock *thisMBB = BB;
669 MachineFunction *F = BB->getParent();
670 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
671 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
672 F->insert(It, copy0MBB);
673 F->insert(It, sinkMBB);
674
675 // Transfer the remainder of BB and its successor edges to sinkMBB.
676 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000677 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000678 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
679
680 // Next, add the true and fallthrough blocks as its successors.
681 BB->addSuccessor(copy0MBB);
682 BB->addSuccessor(sinkMBB);
683
684 BuildMI(BB, DL, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
685 .addImm(MI->getOperand(4).getImm());
686 BuildMI(BB, DL, TII->get(Opc1)).addMBB(sinkMBB);
687
688 // copy0MBB:
689 // %FalseValue = ...
690 // # fallthrough to sinkMBB
691 BB = copy0MBB;
692
693 // Update machine-CFG edges
694 BB->addSuccessor(sinkMBB);
695
696 // sinkMBB:
697 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
698 // ...
699 BB = sinkMBB;
700
701 BuildMI(*BB, BB->begin(), DL,
702 TII->get(Mips::PHI), MI->getOperand(0).getReg())
703 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
704 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
705
706 MI->eraseFromParent(); // The pseudo instruction is gone now.
707 return BB;
708
709}
710
711MachineBasicBlock
712 *Mips16TargetLowering::emitFEXT_T8I816_ins(unsigned BtOpc, unsigned CmpOpc,
713 MachineInstr *MI,
714 MachineBasicBlock *BB) const {
715 if (DontExpandCondPseudos16)
716 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000717 const TargetInstrInfo *TII =
718 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000719 unsigned regX = MI->getOperand(0).getReg();
720 unsigned regY = MI->getOperand(1).getReg();
721 MachineBasicBlock *target = MI->getOperand(2).getMBB();
Akira Hatanakad8fb0322013-04-22 20:13:37 +0000722 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX)
723 .addReg(regY);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000724 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target);
725 MI->eraseFromParent(); // The pseudo instruction is gone now.
726 return BB;
727}
728
729MachineBasicBlock *Mips16TargetLowering::emitFEXT_T8I8I16_ins(
Reed Kotlerce510832013-06-09 23:23:46 +0000730 unsigned BtOpc, unsigned CmpiOpc, unsigned CmpiXOpc, bool ImmSigned,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000731 MachineInstr *MI, MachineBasicBlock *BB) const {
732 if (DontExpandCondPseudos16)
733 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000734 const TargetInstrInfo *TII =
735 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000736 unsigned regX = MI->getOperand(0).getReg();
737 int64_t imm = MI->getOperand(1).getImm();
738 MachineBasicBlock *target = MI->getOperand(2).getMBB();
739 unsigned CmpOpc;
740 if (isUInt<8>(imm))
741 CmpOpc = CmpiOpc;
Reed Kotlerce510832013-06-09 23:23:46 +0000742 else if ((!ImmSigned && isUInt<16>(imm)) ||
743 (ImmSigned && isInt<16>(imm)))
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000744 CmpOpc = CmpiXOpc;
745 else
746 llvm_unreachable("immediate field not usable");
Akira Hatanakad8fb0322013-04-22 20:13:37 +0000747 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX)
748 .addImm(imm);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000749 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target);
750 MI->eraseFromParent(); // The pseudo instruction is gone now.
751 return BB;
752}
753
754static unsigned Mips16WhichOp8uOr16simm
755 (unsigned shortOp, unsigned longOp, int64_t Imm) {
756 if (isUInt<8>(Imm))
757 return shortOp;
758 else if (isInt<16>(Imm))
759 return longOp;
760 else
761 llvm_unreachable("immediate field not usable");
762}
763
764MachineBasicBlock *Mips16TargetLowering::emitFEXT_CCRX16_ins(
765 unsigned SltOpc,
766 MachineInstr *MI, MachineBasicBlock *BB) const {
767 if (DontExpandCondPseudos16)
768 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000769 const TargetInstrInfo *TII =
770 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000771 unsigned CC = MI->getOperand(0).getReg();
772 unsigned regX = MI->getOperand(1).getReg();
773 unsigned regY = MI->getOperand(2).getReg();
Reed Kotler4cdaa7d2014-02-14 19:16:39 +0000774 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(SltOpc)).addReg(regX).addReg(
775 regY);
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000776 BuildMI(*BB, MI, MI->getDebugLoc(),
777 TII->get(Mips::MoveR3216), CC).addReg(Mips::T8);
778 MI->eraseFromParent(); // The pseudo instruction is gone now.
779 return BB;
780}
781
782MachineBasicBlock *Mips16TargetLowering::emitFEXT_CCRXI16_ins(
783 unsigned SltiOpc, unsigned SltiXOpc,
784 MachineInstr *MI, MachineBasicBlock *BB )const {
785 if (DontExpandCondPseudos16)
786 return BB;
Eric Christopherd9134482014-08-04 21:25:23 +0000787 const TargetInstrInfo *TII =
788 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000789 unsigned CC = MI->getOperand(0).getReg();
790 unsigned regX = MI->getOperand(1).getReg();
791 int64_t Imm = MI->getOperand(2).getImm();
792 unsigned SltOpc = Mips16WhichOp8uOr16simm(SltiOpc, SltiXOpc, Imm);
793 BuildMI(*BB, MI, MI->getDebugLoc(),
794 TII->get(SltOpc)).addReg(regX).addImm(Imm);
795 BuildMI(*BB, MI, MI->getDebugLoc(),
796 TII->get(Mips::MoveR3216), CC).addReg(Mips::T8);
797 MI->eraseFromParent(); // The pseudo instruction is gone now.
798 return BB;
799
800}