blob: 8354a9da350e6b08b8b1a46368d9760b4acaec0a [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanakaa5352702011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000039
Akira Hatanakaa5352702011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanakaa5352702011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanaka71928e62012-04-17 18:03:21 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanakae2489122011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000056
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
58 AssemblerPredicate<"FeatureFP64Bit">;
59def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
60 AssemblerPredicate<"!FeatureFP64Bit">;
61def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
62 AssemblerPredicate<"FeatureSingleFloat">;
63def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
64 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000065
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000066// FP immediate patterns.
67def fpimm0 : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(+0.0);
69}]>;
70
71def fpimm0neg : PatLeaf<(fpimm), [{
72 return N->isExactlyValue(-0.0);
73}]>;
74
Akira Hatanakae2489122011-04-15 21:51:11 +000075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000076// Instruction Class Templates
77//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000078// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000079//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000080// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000081// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000082// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000083// D32 - double precision in 16 32bit even fp registers
84// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000085//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000086// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +000087//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000088
Akira Hatanaka84693d52012-12-13 00:49:23 +000089// FP unary instructions without patterns.
90class FFR1<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
91 RegisterClass SrcRC> :
92 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
93 !strconcat(opstr, "\t$fd, $fs"), []> {
94 let ft = 0;
95}
96
97// FP unary instructions with patterns.
98class FFR1P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass DstRC,
99 RegisterClass SrcRC, SDNode OpNode> :
100 FFR<0x11, funct, fmt, (outs DstRC:$fd), (ins SrcRC:$fs),
101 !strconcat(opstr, "\t$fd, $fs"),
102 [(set DstRC:$fd, (OpNode SrcRC:$fs))]> {
103 let ft = 0;
104}
105
106class FFR2P<bits<6> funct, bits<5> fmt, string opstr, RegisterClass RC,
107 SDNode OpNode> :
108 FFR<0x11, funct, fmt, (outs RC:$fd), (ins RC:$fs, RC:$ft),
109 !strconcat(opstr, "\t$fd, $fs, $ft"),
110 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))]>;
111
Akira Hatanakab6d72cb2011-10-11 01:12:52 +0000112// FP load.
Akira Hatanaka71928e62012-04-17 18:03:21 +0000113let DecoderMethod = "DecodeFMem" in {
Akira Hatanakab260f202012-02-27 19:17:53 +0000114class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000115 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka3e7ba762012-09-15 01:52:08 +0000116 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000117 IILoad>;
Akira Hatanakab6d72cb2011-10-11 01:12:52 +0000118
119// FP store.
Akira Hatanakab260f202012-02-27 19:17:53 +0000120class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000121 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanaka3e7ba762012-09-15 01:52:08 +0000122 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000123 IIStore>;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000124}
Akira Hatanaka330d9012012-02-28 02:55:02 +0000125// FP indexed load.
126class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000127 RegisterClass PRC, SDPatternOperator FOp = null_frag>:
Akira Hatanaka330d9012012-02-28 02:55:02 +0000128 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000129 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka330d9012012-02-28 02:55:02 +0000130 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
131 let fs = 0;
132}
133
134// FP indexed store.
135class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000136 RegisterClass PRC, SDPatternOperator FOp= null_frag>:
Akira Hatanaka330d9012012-02-28 02:55:02 +0000137 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
Akira Hatanaka7605630c2012-08-17 20:16:42 +0000138 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka330d9012012-02-28 02:55:02 +0000139 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
140 let fd = 0;
141}
142
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000143// Instructions that convert an FP value to 32-bit fixed point.
144multiclass FFR1_W_M<bits<6> funct, string opstr> {
Akira Hatanakae986a592012-12-13 00:29:29 +0000145 def _D32 : FFR1<funct, 17, opstr, FGR32, AFGR64>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000146 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000147 def _D64 : FFR1<funct, 17, opstr, FGR32, FGR64>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000148 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000149 let DecoderNamespace = "Mips64";
150 }
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000151}
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000152
Akira Hatanakac7548de2011-10-08 03:29:22 +0000153// FP-to-FP conversion instructions.
154multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanakae986a592012-12-13 00:29:29 +0000155 def _D32 : FFR1P<funct, 17, opstr, AFGR64, AFGR64, OpNode>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000156 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000157 def _D64 : FFR1P<funct, 17, opstr, FGR64, FGR64, OpNode>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000158 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000159 let DecoderNamespace = "Mips64";
160 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000161}
162
Akira Hatanakadb49b392012-12-13 00:46:23 +0000163multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanakacaaf4dd2012-12-13 00:35:54 +0000164 def _D32 : FFR2P<funct, 17, opstr, AFGR64, OpNode>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000165 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanakacaaf4dd2012-12-13 00:35:54 +0000166 def _D64 : FFR2P<funct, 17, opstr, FGR64, OpNode>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000167 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000168 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +0000169 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000170}
171
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000172// FP madd/msub/nmadd/nmsub instruction classes.
Akira Hatanaka193e1f72012-12-13 00:38:59 +0000173class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000174 SDNode OpNode, RegisterClass RC> :
175 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka193e1f72012-12-13 00:38:59 +0000176 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000177 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
178
Akira Hatanaka193e1f72012-12-13 00:38:59 +0000179class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr,
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000180 SDNode OpNode, RegisterClass RC> :
181 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
Akira Hatanaka193e1f72012-12-13 00:38:59 +0000182 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000183 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
184
Akira Hatanaka29b51382012-12-13 01:07:37 +0000185class ADDS_FT<string opstr, RegisterClass RC, InstrItinClass Itin, bit IsComm,
186 SDPatternOperator OpNode= null_frag> :
187 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
188 !strconcat(opstr, "\t$fd, $fs, $ft"),
189 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR> {
190 let isCommutable = IsComm;
191}
192
193multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
194 SDPatternOperator OpNode = null_frag> {
195 def _D32 : ADDS_FT<opstr, AFGR64, Itin, IsComm, OpNode>,
196 Requires<[NotFP64bit, HasStdEnc]>;
197 def _D64 : ADDS_FT<opstr, FGR64, Itin, IsComm, OpNode>,
198 Requires<[IsFP64bit, HasStdEnc]> {
199 string DecoderNamespace = "Mips64";
200 }
201}
202
Akira Hatanakadea8f612012-12-13 01:14:07 +0000203class ABSS_FT<string opstr, RegisterClass DstRC, RegisterClass SrcRC,
204 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
205 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
206 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR>;
207
208multiclass ABSS_M<string opstr, InstrItinClass Itin,
209 SDPatternOperator OpNode= null_frag> {
210 def _D32 : ABSS_FT<opstr, AFGR64, AFGR64, Itin, OpNode>,
211 Requires<[NotFP64bit, HasStdEnc]>;
212 def _D64 : ABSS_FT<opstr, FGR64, FGR64, Itin, OpNode>,
213 Requires<[IsFP64bit, HasStdEnc]> {
214 string DecoderNamespace = "Mips64";
215 }
216}
217
218multiclass ROUND_M<string opstr, InstrItinClass Itin> {
219 def _D32 : ABSS_FT<opstr, FGR32, AFGR64, Itin>,
220 Requires<[NotFP64bit, HasStdEnc]>;
221 def _D64 : ABSS_FT<opstr, FGR32, FGR64, Itin>,
222 Requires<[IsFP64bit, HasStdEnc]> {
223 let DecoderNamespace = "Mips64";
224 }
225}
226
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000227class MFC1_FT<string opstr, RegisterClass DstRC, RegisterClass SrcRC,
228 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
229 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
230 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR>;
231
232class MTC1_FT<string opstr, RegisterClass DstRC, RegisterClass SrcRC,
233 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
234 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
235 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR>;
236
Akira Hatanaka92994f42012-12-13 01:24:00 +0000237class LW_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
238 Operand MemOpnd, SDPatternOperator OpNode= null_frag> :
239 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
240 [(set RC:$rt, (OpNode addr:$addr))], Itin, FrmFI> {
241 let DecoderMethod = "DecodeFMem";
242}
243
244class SW_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
245 Operand MemOpnd, SDPatternOperator OpNode= null_frag> :
246 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
247 [(OpNode RC:$rt, addr:$addr)], Itin, FrmFI> {
248 let DecoderMethod = "DecodeFMem";
249}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000250
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000251class MADDS_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
252 SDPatternOperator OpNode = null_frag> :
253 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
254 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
255 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin, FrmFR>;
256
257class NMADDS_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
258 SDPatternOperator OpNode = null_frag> :
259 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
260 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
261 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
262 Itin, FrmFR>;
263
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000264class LWXC1_FT<string opstr, RegisterClass DRC, RegisterClass PRC,
265 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
266 InstSE<(outs DRC:$fd), (ins PRC:$base, PRC:$index),
267 !strconcat(opstr, "\t$fd, ${index}(${base})"),
268 [(set DRC:$fd, (OpNode (add PRC:$base, PRC:$index)))], Itin, FrmFI>;
269
270class SWXC1_FT<string opstr, RegisterClass DRC, RegisterClass PRC,
271 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
272 InstSE<(outs), (ins DRC:$fs, PRC:$base, PRC:$index),
273 !strconcat(opstr, "\t$fs, ${index}(${base})"),
274 [(OpNode DRC:$fs, (add PRC:$base, PRC:$index))], Itin, FrmFI>;
275
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000276class BC1F_FT<string opstr, InstrItinClass Itin,
277 SDPatternOperator Op = null_frag> :
278 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
279 [(MipsFPBrcond Op, bb:$offset)], Itin, FrmFI> {
280 let isBranch = 1;
281 let isTerminator = 1;
282 let hasDelaySlot = 1;
283 let Defs = [AT];
284 let Uses = [FCR31];
285}
286
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000287class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
288 SDPatternOperator OpNode = null_frag> :
289 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
290 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
291 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR> {
292 let Defs = [FCR31];
293}
294
Akira Hatanakae2489122011-04-15 21:51:11 +0000295//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000296// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000297//===----------------------------------------------------------------------===//
Akira Hatanakadea8f612012-12-13 01:14:07 +0000298def ROUND_W_S : ABSS_FT<"round.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xc, 16>;
299def TRUNC_W_S : ABSS_FT<"trunc.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xd, 16>;
300def CEIL_W_S : ABSS_FT<"ceil.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xe, 16>;
301def FLOOR_W_S : ABSS_FT<"floor.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0xf, 16>;
302def CVT_W_S : ABSS_FT<"cvt.w.s", FGR32, FGR32, IIFcvt>, ABSS_FM<0x24, 16>,
303 NeverHasSideEffects;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000304
Akira Hatanakadea8f612012-12-13 01:14:07 +0000305defm ROUND_W : ROUND_M<"round.w.d", IIFcvt>, ABSS_FM<0xc, 17>;
306defm TRUNC_W : ROUND_M<"trunc.w.d", IIFcvt>, ABSS_FM<0xd, 17>;
307defm CEIL_W : ROUND_M<"ceil.w.d", IIFcvt>, ABSS_FM<0xe, 17>;
308defm FLOOR_W : ROUND_M<"floor.w.d", IIFcvt>, ABSS_FM<0xf, 17>;
309defm CVT_W : ROUND_M<"cvt.w.d", IIFcvt>, ABSS_FM<0x24, 17>,
310 NeverHasSideEffects;
Akira Hatanakae986a592012-12-13 00:29:29 +0000311
312let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000313 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x8, 16>;
314 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64, FGR64, IIFcvt>,
315 ABSS_FM<0x8, 17>;
316 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x9, 16>;
317 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64, FGR64, IIFcvt>,
318 ABSS_FM<0x9, 17>;
319 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0xa, 16>;
320 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64, FGR64, IIFcvt>, ABSS_FM<0xa, 17>;
321 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0xb, 16>;
322 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64, FGR64, IIFcvt>,
323 ABSS_FM<0xb, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000324}
325
Akira Hatanakadea8f612012-12-13 01:14:07 +0000326def CVT_S_W : ABSS_FT<"cvt.s.w", FGR32, FGR32, IIFcvt>, ABSS_FM<0x20, 20>;
327def CVT_L_S : ABSS_FT<"cvt.l.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x25, 16>,
328 NeverHasSideEffects;
329def CVT_L_D64: ABSS_FT<"cvt.l.d", FGR64, FGR64, IIFcvt>, ABSS_FM<0x25, 17>,
330 NeverHasSideEffects;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000331
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000332let Predicates = [NotFP64bit, HasStdEnc], neverHasSideEffects = 1 in {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000333 def CVT_S_D32 : ABSS_FT<"cvt.s.d", FGR32, AFGR64, IIFcvt>, ABSS_FM<0x20, 17>;
334 def CVT_D32_W : ABSS_FT<"cvt.d.w", AFGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 20>;
335 def CVT_D32_S : ABSS_FT<"cvt.d.s", AFGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000336}
337
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000338let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64",
Akira Hatanakada1980f2012-11-03 00:53:12 +0000339 neverHasSideEffects = 1 in {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000340 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32, FGR64, IIFcvt>, ABSS_FM<0x20, 17>;
341 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32, FGR64, IIFcvt>, ABSS_FM<0x20, 21>;
342 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 20>;
343 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64, FGR32, IIFcvt>, ABSS_FM<0x21, 16>;
344 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64, FGR64, IIFcvt>, ABSS_FM<0x21, 21>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000345}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000346
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000347let Predicates = [NoNaNsFPMath, HasStdEnc] in {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000348 def FABS_S : ABSS_FT<"abs.s", FGR32, FGR32, IIFcvt, fabs>, ABSS_FM<0x5, 16>;
349 def FNEG_S : ABSS_FT<"neg.s", FGR32, FGR32, IIFcvt, fneg>, ABSS_FM<0x7, 16>;
350 defm FABS : ABSS_M<"abs.d", IIFcvt, fabs>, ABSS_FM<0x5, 17>;
351 defm FNEG : ABSS_M<"neg.d", IIFcvt, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanaka47ad6742012-04-11 22:59:08 +0000352}
Akira Hatanakae986a592012-12-13 00:29:29 +0000353
Akira Hatanakadea8f612012-12-13 01:14:07 +0000354def FSQRT_S : ABSS_FT<"sqrt.s", FGR32, FGR32, IIFsqrtSingle, fsqrt>,
355 ABSS_FM<0x4, 16>;
356defm FSQRT : ABSS_M<"sqrt.d", IIFsqrtDouble, fsqrt>, ABSS_FM<0x4, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000357
358// The odd-numbered registers are only referenced when doing loads,
359// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000360// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000361// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000362
363class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
364 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
365 bits<5> rt;
366 let ft = rt;
367 let fd = 0;
368}
369
370/// Move Control Registers From/To CPU Registers
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000371def CFC1 : MFC1_FT<"cfc1", CPURegs, CCR, IIFmove>, MFC1_FM<2>;
372def CTC1 : MTC1_FT<"ctc1", CCR, CPURegs, IIFmove>, MFC1_FM<6>;
373def MFC1 : MFC1_FT<"mfc1", CPURegs, FGR32, IIFmove, bitconvert>, MFC1_FM<0>;
374def MTC1 : MTC1_FT<"mtc1", FGR32, CPURegs, IIFmove, bitconvert>, MFC1_FM<4>;
375def DMFC1 : MFC1_FT<"dmfc1", CPU64Regs, FGR64, IIFmove, bitconvert>, MFC1_FM<1>;
376def DMTC1 : MTC1_FT<"dmtc1", FGR64, CPU64Regs, IIFmove, bitconvert>, MFC1_FM<5>;
Akira Hatanaka1537e292011-11-07 21:32:58 +0000377
Akira Hatanakadea8f612012-12-13 01:14:07 +0000378def FMOV_S : ABSS_FT<"mov.s", FGR32, FGR32, IIFmove>, ABSS_FM<0x6, 16>;
379def FMOV_D32 : ABSS_FT<"mov.d", AFGR64, AFGR64, IIFmove>, ABSS_FM<0x6, 17>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000380 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000381def FMOV_D64 : ABSS_FT<"mov.d", FGR64, FGR64, IIFmove>, ABSS_FM<0x6, 17>,
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000382 Requires<[IsFP64bit, HasStdEnc]> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000383 let DecoderNamespace = "Mips64";
384}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000385
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000386/// Floating Point Memory Instructions
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000387let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000388 def LWC1_P8 : LW_FT<"lwc1", FGR32, IILoad, mem64, load>, LW_FM<0x31>;
389 def SWC1_P8 : SW_FT<"swc1", FGR32, IIStore, mem64, store>, LW_FM<0x39>;
390 def LDC164_P8 : LW_FT<"ldc1", FGR64, IILoad, mem64, load>, LW_FM<0x35> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000391 let isCodeGenOnly =1;
392 }
Akira Hatanaka92994f42012-12-13 01:24:00 +0000393 def SDC164_P8 : SW_FT<"sdc1", FGR64, IIStore, mem64, store>, LW_FM<0x3d> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000394 let isCodeGenOnly =1;
395 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000396}
397
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000398let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000399 def LWC1 : LW_FT<"lwc1", FGR32, IILoad, mem, load>, LW_FM<0x31>;
400 def SWC1 : SW_FT<"swc1", FGR32, IIStore, mem, store>, LW_FM<0x39>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000401}
402
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000403let Predicates = [NotN64, HasMips64, HasStdEnc],
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000404 DecoderNamespace = "Mips64" in {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000405 def LDC164 : LW_FT<"ldc1", FGR64, IILoad, mem, load>, LW_FM<0x35>;
406 def SDC164 : SW_FT<"sdc1", FGR64, IIStore, mem, store>, LW_FM<0x3d>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000407}
408
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000409let Predicates = [NotN64, NotMips64, HasStdEnc] in {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000410 def LDC1 : LW_FT<"ldc1", AFGR64, IILoad, mem, load>, LW_FM<0x35>;
411 def SDC1 : SW_FT<"sdc1", AFGR64, IIStore, mem, store>, LW_FM<0x3d>;
Akira Hatanakab6d72cb2011-10-11 01:12:52 +0000412}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000413
Akira Hatanaka330d9012012-02-28 02:55:02 +0000414// Indexed loads and stores.
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000415let Predicates = [HasFPIdx, HasStdEnc] in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000416 def LWXC1 : LWXC1_FT<"lwxc1", FGR32, CPURegs, IILoad, load>, LWXC1_FM<0>;
417 def SWXC1 : SWXC1_FT<"swxc1", FGR32, CPURegs, IIStore, store>, SWXC1_FM<8>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000418}
419
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000420let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000421 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64, CPURegs, IILoad, load>, LWXC1_FM<1>;
422 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64, CPURegs, IIStore, store>, SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000423}
424
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000425let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000426 def LDXC164 : LWXC1_FT<"ldxc1", FGR64, CPURegs, IILoad, load>, LWXC1_FM<1>;
427 def SDXC164 : SWXC1_FT<"sdxc1", FGR64, CPURegs, IIStore, store>, SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000428}
429
430// n64
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000431let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000432 def LWXC1_P8 : LWXC1_FT<"lwxc1", FGR32, CPU64Regs, IILoad, load>, LWXC1_FM<0>;
433 def LDXC164_P8 : LWXC1_FT<"ldxc1", FGR64, CPU64Regs, IILoad, load>,
434 LWXC1_FM<1>;
435 def SWXC1_P8 : SWXC1_FT<"swxc1", FGR32, CPU64Regs, IIStore, store>,
436 SWXC1_FM<8>;
437 def SDXC164_P8 : SWXC1_FT<"sdxc1", FGR64, CPU64Regs, IIStore, store>,
438 SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000439}
440
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000441// Load/store doubleword indexed unaligned.
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000442let Predicates = [NotMips64, HasStdEnc] in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000443 def LUXC1 : LWXC1_FT<"luxc1", AFGR64, CPURegs, IILoad>, LWXC1_FM<0x5>;
444 def SUXC1 : SWXC1_FT<"suxc1", AFGR64, CPURegs, IIStore>, SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000445}
446
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000447let Predicates = [HasMips64, HasStdEnc],
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000448 DecoderNamespace="Mips64" in {
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000449 def LUXC164 : LWXC1_FT<"luxc1", FGR64, CPURegs, IILoad>, LWXC1_FM<0x5>;
450 def SUXC164 : SWXC1_FT<"suxc1", FGR64, CPURegs, IIStore>, SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000451}
452
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000453/// Floating-point Aritmetic
Akira Hatanaka29b51382012-12-13 01:07:37 +0000454def FADD_S : ADDS_FT<"add.s", FGR32, IIFadd, 1, fadd>, ADDS_FM<0x00, 16>;
455defm FADD : ADDS_M<"add.d", IIFadd, 1, fadd>, ADDS_FM<0x00, 17>;
456def FDIV_S : ADDS_FT<"div.s", FGR32, IIFdivSingle, 0, fdiv>, ADDS_FM<0x03, 16>;
457defm FDIV : ADDS_M<"div.d", IIFdivDouble, 0, fdiv>, ADDS_FM<0x03, 17>;
458def FMUL_S : ADDS_FT<"mul.s", FGR32, IIFmulSingle, 1, fmul>, ADDS_FM<0x02, 16>;
459defm FMUL : ADDS_M<"mul.d", IIFmulDouble, 1, fmul>, ADDS_FM<0x02, 17>;
460def FSUB_S : ADDS_FT<"sub.s", FGR32, IIFadd, 0, fsub>, ADDS_FM<0x01, 16>;
461defm FSUB : ADDS_M<"sub.d", IIFadd, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000462
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000463let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000464 def MADD_S : MADDS_FT<"madd.s", FGR32, IIFmulSingle, fadd>, MADDS_FM<4, 0>;
465 def MSUB_S : MADDS_FT<"msub.s", FGR32, IIFmulSingle, fsub>, MADDS_FM<5, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000466}
467
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000468let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000469 def NMADD_S : NMADDS_FT<"nmadd.s", FGR32, IIFmulSingle, fadd>, MADDS_FM<6, 0>;
470 def NMSUB_S : NMADDS_FT<"nmsub.s", FGR32, IIFmulSingle, fsub>, MADDS_FM<7, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000471}
472
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000473let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000474 def MADD_D32 : MADDS_FT<"madd.d", AFGR64, IIFmulDouble, fadd>, MADDS_FM<4, 1>;
475 def MSUB_D32 : MADDS_FT<"msub.d", AFGR64, IIFmulDouble, fsub>, MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000476}
477
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000478let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000479 def NMADD_D32 : NMADDS_FT<"nmadd.d", AFGR64, IIFmulDouble, fadd>,
480 MADDS_FM<6, 1>;
481 def NMSUB_D32 : NMADDS_FT<"nmsub.d", AFGR64, IIFmulDouble, fsub>,
482 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000483}
484
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000485let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000486 def MADD_D64 : MADDS_FT<"madd.d", FGR64, IIFmulDouble, fadd>, MADDS_FM<4, 1>;
487 def MSUB_D64 : MADDS_FT<"msub.d", FGR64, IIFmulDouble, fsub>, MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000488}
489
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000490let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000491 isCodeGenOnly=1 in {
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000492 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64, IIFmulDouble, fadd>,
493 MADDS_FM<6, 1>;
494 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64, IIFmulDouble, fsub>,
495 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000496}
497
Akira Hatanakae2489122011-04-15 21:51:11 +0000498//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000499// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000500//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000501// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000502// They must be kept in synch.
503def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
504def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000505
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000506/// Floating Point Branch of False/True (Likely)
Akira Hatanakaa5352702011-03-31 18:26:17 +0000507let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000508 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
509 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
510 [(MipsFPBrcond op, bb:$dst)]> {
511 let Inst{20-18} = 0;
512 let Inst{17} = nd;
513 let Inst{16} = tf;
514}
Akira Hatanakaa5352702011-03-31 18:26:17 +0000515
Akira Hatanaka71928e62012-04-17 18:03:21 +0000516let DecoderMethod = "DecodeBC1" in {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000517def BC1F : BC1F_FT<"bc1f", IIBranch, MIPS_BRANCH_F>, BC1F_FM<0, 0>;
518def BC1T : BC1F_FT<"bc1t", IIBranch, MIPS_BRANCH_T>, BC1F_FM<0, 1>;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000519}
Akira Hatanakae2489122011-04-15 21:51:11 +0000520//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000521// Floating Point Flag Conditions
Akira Hatanakae2489122011-04-15 21:51:11 +0000522//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000523// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000524// They must be kept in synch.
525def MIPS_FCOND_F : PatLeaf<(i32 0)>;
526def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000527def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000528def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
529def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
530def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
531def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
532def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
533def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
534def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
535def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
536def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
537def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
538def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
539def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
540def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
541
Akira Hatanakab2d37762011-11-07 21:37:33 +0000542class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
543 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
544 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
545 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
546
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000547/// Floating Point Compare
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000548def FCMP_S32 : CEQS_FT<"s", FGR32, IIFcmp, MipsFPCmp>, CEQS_FM<16>;
549def FCMP_D32 : CEQS_FT<"d", AFGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>,
550 Requires<[NotFP64bit, HasStdEnc]>;
551let DecoderNamespace = "Mips64" in
552def FCMP_D64 : CEQS_FT<"d", FGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>,
553 Requires<[IsFP64bit, HasStdEnc]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000554
Akira Hatanakae2489122011-04-15 21:51:11 +0000555//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000556// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000557//===----------------------------------------------------------------------===//
Akira Hatanakaa66d6762012-07-31 19:13:07 +0000558def MOVCCRToCCR : PseudoSE<(outs CCR:$dst), (ins CCR:$src),
559 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000560
Akira Hatanaka27916972011-04-15 19:52:08 +0000561// This pseudo instr gets expanded into 2 mtc1 instrs after register
562// allocation.
563def BuildPairF64 :
Akira Hatanakaa66d6762012-07-31 19:13:07 +0000564 PseudoSE<(outs AFGR64:$dst),
565 (ins CPURegs:$lo, CPURegs:$hi), "",
566 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000567
568// This pseudo instr gets expanded into 2 mfc1 instrs after register
569// allocation.
570// if n is 0, lower part of src is extracted.
571// if n is 1, higher part of src is extracted.
572def ExtractElementF64 :
Akira Hatanakaa66d6762012-07-31 19:13:07 +0000573 PseudoSE<(outs CPURegs:$dst), (ins AFGR64:$src, i32imm:$n), "",
574 [(set CPURegs:$dst, (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000575
Akira Hatanakae2489122011-04-15 21:51:11 +0000576//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000577// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000578//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000579def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
580def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000581
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000582def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
583def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000584
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000585let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000586 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
587 (CVT_D32_W (MTC1 CPURegs:$src))>;
588 def : MipsPat<(i32 (fp_to_sint AFGR64:$src)),
589 (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
590 def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
591 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000592}
593
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000594let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000595 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
596 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000597
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000598 def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
599 (CVT_D64_W (MTC1 CPURegs:$src))>;
600 def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)),
601 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
602 def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)),
603 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000604
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000605 def : MipsPat<(i32 (fp_to_sint FGR64:$src)),
606 (MFC1 (TRUNC_W_D64 FGR64:$src))>;
607 def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
608 def : MipsPat<(i64 (fp_to_sint FGR64:$src)),
609 (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000610
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000611 def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
612 def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanaka4705b0c2012-02-16 17:48:20 +0000613}