blob: 7e8e58a80c24df6dad3dacba70d82f8acf7b1a32 [file] [log] [blame]
Misha Brukmanffe99682005-02-05 02:24:26 +00001//===- AlphaInstrFormats.td - Alpha Instruction Formats ----*- tablegen -*-===//
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//3.3:
14//Memory
15//Branch
16//Operate
17//Floating-point
18//PALcode
19
Andrew Lenharth7b698672005-10-20 00:28:31 +000020def u8imm : Operand<i64>;
21def s14imm : Operand<i64>;
22def s16imm : Operand<i64>;
23def s21imm : Operand<i64>;
Andrew Lenharth02daecc2005-07-22 20:50:29 +000024def s64imm : Operand<i64>;
25
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000026//===----------------------------------------------------------------------===//
27// Instruction format superclass
28//===----------------------------------------------------------------------===//
29
30class InstAlpha<bits<6> op, dag OL, string asmstr> : Instruction { // Alpha instruction baseline
31 field bits<32> Inst;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000032 let Namespace = "Alpha";
33 let OperandList = OL;
34 let AsmString = asmstr;
35
36
37 let Inst{31-26} = op;
38}
39
40//3.3.1
Andrew Lenharth02daecc2005-07-22 20:50:29 +000041class MForm<bits<6> opcode, string asmstr>
42 : InstAlpha<opcode, (ops GPRC:$RA, s16imm:$DISP, GPRC:$RB), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000043 bits<5> Ra;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000044 bits<16> disp;
Andrew Lenharth02daecc2005-07-22 20:50:29 +000045 bits<5> Rb;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000046
47 let Inst{25-21} = Ra;
48 let Inst{20-16} = Rb;
49 let Inst{15-0} = disp;
50}
51
Andrew Lenharth02daecc2005-07-22 20:50:29 +000052class MgForm<bits<6> opcode, string asmstr>
53 : InstAlpha<opcode, (ops GPRC:$RA, s16imm:$DISP, GPRC:$RB, s16imm:$NUM), asmstr> {
54 bits<5> Ra;
55 bits<16> disp;
56 bits<5> Rb;
57
58 let Inst{25-21} = Ra;
59 let Inst{20-16} = Rb;
60 let Inst{15-0} = disp;
61}
62
63class MbrForm<bits<6> opcode, bits<2> TB, dag OL, string asmstr> : InstAlpha<opcode, OL, asmstr> {
64 bits<5> Ra;
65 bits<5> Rb;
66 bits<14> disp;
67
68 let Inst{25-21} = Ra;
69 let Inst{20-16} = Rb;
70 let Inst{15-14} = TB;
71 let Inst{13-0} = disp;
72}
73
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000074//3.3.2
75let isBranch = 1, isTerminator = 1 in
Andrew Lenharth02daecc2005-07-22 20:50:29 +000076class BForm<bits<6> opcode, string asmstr>
77 : InstAlpha<opcode, (ops GPRC:$RA, s21imm:$DISP), asmstr> {
78 bits<5> Ra;
79 bits<21> disp;
80
81 let Inst{25-21} = Ra;
82 let Inst{20-0} = disp;
83}
84
85let isBranch = 1, isTerminator = 1 in
86class FBForm<bits<6> opcode, string asmstr>
87 : InstAlpha<opcode, (ops FPRC:$RA, s21imm:$DISP), asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +000088 bits<5> Ra;
89 bits<21> disp;
90
91 let Inst{25-21} = Ra;
92 let Inst{20-0} = disp;
93}
94
95//3.3.3
Andrew Lenharth7b698672005-10-20 00:28:31 +000096class OForm<bits<6> opcode, bits<7> fun, string asmstr, list<dag> pattern>
Andrew Lenharth02daecc2005-07-22 20:50:29 +000097 : InstAlpha<opcode, (ops GPRC:$RC, GPRC:$RA, GPRC:$RB), asmstr> {
Andrew Lenharth7b698672005-10-20 00:28:31 +000098 let Pattern = pattern;
99
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000100 bits<5> Rc;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000101 bits<5> Ra;
102 bits<5> Rb;
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000103 bits<7> Function = fun;
104
105 let Inst{25-21} = Ra;
106 let Inst{20-16} = Rb;
107 let Inst{15-13} = 0;
108 let Inst{12} = 0;
109 let Inst{11-5} = Function;
110 let Inst{4-0} = Rc;
111}
112
113class OcmForm<bits<6> opcode, bits<7> fun, dag OL, string asmstr>
114 : InstAlpha<opcode, OL, asmstr> {
115 bits<5> Ra;
116 bits<5> Rb;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000117 bits<7> Function = fun;
118 bits<5> Rc;
119
120 let Inst{25-21} = Ra;
121 let Inst{20-16} = Rb;
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000122 let Inst{15-13} = 0;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000123 let Inst{12} = 0;
124 let Inst{11-5} = Function;
125 let Inst{4-0} = Rc;
126}
127
128
Andrew Lenharth7b698672005-10-20 00:28:31 +0000129class OFormL<bits<6> opcode, bits<7> fun, string asmstr, list<dag> pattern>
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000130 : InstAlpha<opcode, (ops GPRC:$RC, GPRC:$RA, u8imm:$L), asmstr> {
Andrew Lenharth7b698672005-10-20 00:28:31 +0000131 let Pattern = pattern;
132
Andrew Lenharth02daecc2005-07-22 20:50:29 +0000133 bits<5> Rc;
134 bits<5> Ra;
135 bits<8> LIT;
136 bits<7> Function = fun;
137
138 let Inst{25-21} = Ra;
139 let Inst{20-13} = LIT;
140 let Inst{12} = 1;
141 let Inst{11-5} = Function;
142 let Inst{4-0} = Rc;
143}
144
145class OcmFormL<bits<6> opcode, bits<7> fun, dag OL, string asmstr>
146 : InstAlpha<opcode, OL, asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000147 bits<5> Ra;
148 bits<8> LIT;
Andrew Lenharth2f0f8452005-01-24 19:44:07 +0000149 bits<7> Function = fun;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000150 bits<5> Rc;
151
152 let Inst{25-21} = Ra;
153 let Inst{20-13} = LIT;
154 let Inst{12} = 1;
155 let Inst{11-5} = Function;
156 let Inst{4-0} = Rc;
157}
158
159//3.3.4
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000160class FPForm<bits<6> opcode, bits<11> fun, string asmstr>
161 : InstAlpha<opcode, (ops FPRC:$RC, FPRC:$RA, FPRC:$RB), asmstr> {
162 bits<5> Fc;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000163 bits<5> Fa;
164 bits<5> Fb;
Andrew Lenharth5ae5f812005-01-26 21:54:09 +0000165 bits<11> Function = fun;
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000166
167 let Inst{25-21} = Fa;
168 let Inst{20-16} = Fb;
169 let Inst{15-5} = Function;
170 let Inst{4-0} = Fc;
171}
172
173class FPFormCM<bits<6> opcode, bits<11> fun, dag OL, string asmstr>
174 : InstAlpha<opcode, OL, asmstr> {
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000175 bits<5> Fc;
Andrew Lenharth1ec48e82005-07-28 18:14:47 +0000176 bits<5> Fa;
177 bits<5> Fb;
178 bits<11> Function = fun;
Andrew Lenhartha1b5ca22005-01-22 23:41:55 +0000179
180 let Inst{25-21} = Fa;
181 let Inst{20-16} = Fb;
182 let Inst{15-5} = Function;
183 let Inst{4-0} = Fc;
184}
185
186//3.3.5
187class PALForm<bits<6> opcode, dag OL, string asmstr> : InstAlpha<opcode, OL, asmstr> {
188 bits<26> Function;
189
190 let Inst{25-0} = Function;
191}
192
193
194// Pseudo instructions.
195class PseudoInstAlpha<dag OL, string nm> : InstAlpha<0, OL, nm> {
196}