blob: d019f05f8b4f75e4dc27a7067f4e76d28c30febf [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
Akira Hatanaka750ecec2011-09-30 20:40:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13//
14#define DEBUG_TYPE "mccodeemitter"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000015#include "MCTargetDesc/MipsBaseInfo.h"
16#include "MCTargetDesc/MipsFixupKinds.h"
17#include "MCTargetDesc/MipsMCTargetDesc.h"
18#include "llvm/ADT/APFloat.h"
19#include "llvm/ADT/Statistic.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000020#include "llvm/MC/MCCodeEmitter.h"
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000021#include "llvm/MC/MCContext.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCInstrInfo.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000027#include "llvm/Support/raw_ostream.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000028
Akira Hatanakabe6a8182013-04-19 19:03:11 +000029#define GET_INSTRMAP_INFO
30#include "MipsGenInstrInfo.inc"
31
Akira Hatanaka750ecec2011-09-30 20:40:03 +000032using namespace llvm;
33
34namespace {
35class MipsMCCodeEmitter : public MCCodeEmitter {
Craig Topper2ed23ce2012-09-15 17:08:51 +000036 MipsMCCodeEmitter(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
37 void operator=(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000038 const MCInstrInfo &MCII;
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000039 MCContext &Ctx;
Akira Hatanakabe6a8182013-04-19 19:03:11 +000040 const MCSubtargetInfo &STI;
Akira Hatanaka1ee768d2012-03-01 01:53:15 +000041 bool IsLittleEndian;
Jack Carter7bd3c7d2013-08-08 23:30:40 +000042 bool IsMicroMips;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000043
44public:
Jack Carterab3cb422013-02-19 22:04:37 +000045 MipsMCCodeEmitter(const MCInstrInfo &mcii, MCContext &Ctx_,
46 const MCSubtargetInfo &sti, bool IsLittle) :
Jack Carter7bd3c7d2013-08-08 23:30:40 +000047 MCII(mcii), Ctx(Ctx_), STI (sti), IsLittleEndian(IsLittle) {
48 IsMicroMips = STI.getFeatureBits() & Mips::FeatureMicroMips;
49 }
Akira Hatanaka750ecec2011-09-30 20:40:03 +000050
51 ~MipsMCCodeEmitter() {}
52
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000053 void EmitByte(unsigned char C, raw_ostream &OS) const {
54 OS << (char)C;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000055 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000056
57 void EmitInstruction(uint64_t Val, unsigned Size, raw_ostream &OS) const {
58 // Output the instruction encoding in little endian byte order.
Jack Carter7bd3c7d2013-08-08 23:30:40 +000059 // Little-endian byte ordering:
60 // mips32r2: 4 | 3 | 2 | 1
61 // microMIPS: 2 | 1 | 4 | 3
62 if (IsLittleEndian && Size == 4 && IsMicroMips) {
63 EmitInstruction(Val>>16, 2, OS);
64 EmitInstruction(Val, 2, OS);
65 } else {
66 for (unsigned i = 0; i < Size; ++i) {
67 unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
68 EmitByte((Val >> Shift) & 0xff, OS);
69 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000070 }
71 }
72
73 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
74 SmallVectorImpl<MCFixup> &Fixups) const;
75
76 // getBinaryCodeForInstr - TableGen'erated function for getting the
77 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000078 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000079 SmallVectorImpl<MCFixup> &Fixups) const;
80
81 // getBranchJumpOpValue - Return binary encoding of the jump
82 // target operand. If the machine operand requires relocation,
83 // record the relocation and return zero.
84 unsigned getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
85 SmallVectorImpl<MCFixup> &Fixups) const;
86
87 // getBranchTargetOpValue - Return binary encoding of the branch
88 // target operand. If the machine operand requires relocation,
89 // record the relocation and return zero.
90 unsigned getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
91 SmallVectorImpl<MCFixup> &Fixups) const;
92
93 // getMachineOpValue - Return binary encoding of operand. If the machin
94 // operand requires relocation, record the relocation and return zero.
95 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
96 SmallVectorImpl<MCFixup> &Fixups) const;
97
98 unsigned getMemEncoding(const MCInst &MI, unsigned OpNo,
99 SmallVectorImpl<MCFixup> &Fixups) const;
100 unsigned getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
101 SmallVectorImpl<MCFixup> &Fixups) const;
102 unsigned getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
103 SmallVectorImpl<MCFixup> &Fixups) const;
104
Jack Carterb5cf5902013-04-17 00:18:04 +0000105 unsigned
106 getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const;
107
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000108}; // class MipsMCCodeEmitter
109} // namespace
110
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000111MCCodeEmitter *llvm::createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000112 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000113 const MCSubtargetInfo &STI,
114 MCContext &Ctx)
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000115{
Jack Carterab3cb422013-02-19 22:04:37 +0000116 return new MipsMCCodeEmitter(MCII, Ctx, STI, false);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000117}
118
119MCCodeEmitter *llvm::createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000120 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000121 const MCSubtargetInfo &STI,
122 MCContext &Ctx)
123{
Jack Carterab3cb422013-02-19 22:04:37 +0000124 return new MipsMCCodeEmitter(MCII, Ctx, STI, true);
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000125}
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000126
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000127
128// If the D<shift> instruction has a shift amount that is greater
129// than 31 (checked in calling routine), lower it to a D<shift>32 instruction
130static void LowerLargeShift(MCInst& Inst) {
131
132 assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
133 assert(Inst.getOperand(2).isImm());
134
135 int64_t Shift = Inst.getOperand(2).getImm();
136 if (Shift <= 31)
137 return; // Do nothing
138 Shift -= 32;
139
140 // saminus32
141 Inst.getOperand(2).setImm(Shift);
142
143 switch (Inst.getOpcode()) {
144 default:
145 // Calling function is not synchronized
146 llvm_unreachable("Unexpected shift instruction");
147 case Mips::DSLL:
148 Inst.setOpcode(Mips::DSLL32);
149 return;
150 case Mips::DSRL:
151 Inst.setOpcode(Mips::DSRL32);
152 return;
153 case Mips::DSRA:
154 Inst.setOpcode(Mips::DSRA32);
155 return;
156 }
157}
158
159// Pick a DEXT or DINS instruction variant based on the pos and size operands
160static void LowerDextDins(MCInst& InstIn) {
161 int Opcode = InstIn.getOpcode();
162
163 if (Opcode == Mips::DEXT)
164 assert(InstIn.getNumOperands() == 4 &&
165 "Invalid no. of machine operands for DEXT!");
166 else // Only DEXT and DINS are possible
167 assert(InstIn.getNumOperands() == 5 &&
168 "Invalid no. of machine operands for DINS!");
169
170 assert(InstIn.getOperand(2).isImm());
171 int64_t pos = InstIn.getOperand(2).getImm();
172 assert(InstIn.getOperand(3).isImm());
173 int64_t size = InstIn.getOperand(3).getImm();
174
175 if (size <= 32) {
176 if (pos < 32) // DEXT/DINS, do nothing
177 return;
178 // DEXTU/DINSU
179 InstIn.getOperand(2).setImm(pos - 32);
180 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTU : Mips::DINSU);
181 return;
182 }
183 // DEXTM/DINSM
184 assert(pos < 32 && "DEXT/DINS cannot have both size and pos > 32");
185 InstIn.getOperand(3).setImm(size - 32);
186 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTM : Mips::DINSM);
187 return;
188}
189
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000190/// EncodeInstruction - Emit the instruction.
191/// Size the instruction (currently only 4 bytes
192void MipsMCCodeEmitter::
193EncodeInstruction(const MCInst &MI, raw_ostream &OS,
194 SmallVectorImpl<MCFixup> &Fixups) const
195{
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000196
197 // Non-pseudo instructions that get changed for direct object
198 // only based on operand values.
199 // If this list of instructions get much longer we will move
200 // the check to a function call. Until then, this is more efficient.
201 MCInst TmpInst = MI;
202 switch (MI.getOpcode()) {
203 // If shift amount is >= 32 it the inst needs to be lowered further
204 case Mips::DSLL:
205 case Mips::DSRL:
206 case Mips::DSRA:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000207 LowerLargeShift(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000208 break;
209 // Double extract instruction is chosen by pos and size operands
210 case Mips::DEXT:
211 case Mips::DINS:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000212 LowerDextDins(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000213 }
214
215 uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000216
217 // Check for unimplemented opcodes.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000218 // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000219 // so we have to special check for them.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000220 unsigned Opcode = TmpInst.getOpcode();
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000221 if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) && !Binary)
222 llvm_unreachable("unimplemented opcode in EncodeInstruction()");
223
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000224 if (STI.getFeatureBits() & Mips::FeatureMicroMips) {
225 int NewOpcode = Mips::Std2MicroMips (Opcode, Mips::Arch_micromips);
226 if (NewOpcode != -1) {
227 Opcode = NewOpcode;
228 TmpInst.setOpcode (NewOpcode);
229 Binary = getBinaryCodeForInstr(TmpInst, Fixups);
230 }
231 }
232
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000233 const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000234
Jack Carter5b5559d2012-10-03 21:58:54 +0000235 // Get byte count of instruction
236 unsigned Size = Desc.getSize();
237 if (!Size)
238 llvm_unreachable("Desc.getSize() returns 0");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000239
240 EmitInstruction(Binary, Size, OS);
241}
242
243/// getBranchTargetOpValue - Return binary encoding of the branch
244/// target operand. If the machine operand requires relocation,
245/// record the relocation and return zero.
246unsigned MipsMCCodeEmitter::
247getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
248 SmallVectorImpl<MCFixup> &Fixups) const {
249
250 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter71e6a742012-09-06 00:43:26 +0000251
Jack Carter4f69a0f2013-03-22 00:29:10 +0000252 // If the destination is an immediate, divide by 4.
253 if (MO.isImm()) return MO.getImm() >> 2;
254
Jack Carter71e6a742012-09-06 00:43:26 +0000255 assert(MO.isExpr() &&
256 "getBranchTargetOpValue expects only expressions or immediates");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000257
258 const MCExpr *Expr = MO.getExpr();
259 Fixups.push_back(MCFixup::Create(0, Expr,
260 MCFixupKind(Mips::fixup_Mips_PC16)));
261 return 0;
262}
263
264/// getJumpTargetOpValue - Return binary encoding of the jump
265/// target operand. If the machine operand requires relocation,
266/// record the relocation and return zero.
267unsigned MipsMCCodeEmitter::
268getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
269 SmallVectorImpl<MCFixup> &Fixups) const {
270
271 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter4f69a0f2013-03-22 00:29:10 +0000272 // If the destination is an immediate, divide by 4.
273 if (MO.isImm()) return MO.getImm()>>2;
274
Jack Carter71e6a742012-09-06 00:43:26 +0000275 assert(MO.isExpr() &&
276 "getJumpTargetOpValue expects only expressions or an immediate");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000277
278 const MCExpr *Expr = MO.getExpr();
279 Fixups.push_back(MCFixup::Create(0, Expr,
280 MCFixupKind(Mips::fixup_Mips_26)));
281 return 0;
282}
283
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000284unsigned MipsMCCodeEmitter::
Jack Carterb5cf5902013-04-17 00:18:04 +0000285getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const {
286 int64_t Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000287
Jack Carterb5cf5902013-04-17 00:18:04 +0000288 if (Expr->EvaluateAsAbsolute(Res))
289 return Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000290
Akira Hatanakafe384a22012-03-27 02:33:05 +0000291 MCExpr::ExprKind Kind = Expr->getKind();
Jack Carterb5cf5902013-04-17 00:18:04 +0000292 if (Kind == MCExpr::Constant) {
293 return cast<MCConstantExpr>(Expr)->getValue();
294 }
Akira Hatanakae2eed962011-12-22 01:05:17 +0000295
Akira Hatanakafe384a22012-03-27 02:33:05 +0000296 if (Kind == MCExpr::Binary) {
Jack Carterb5cf5902013-04-17 00:18:04 +0000297 unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups);
298 Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups);
299 return Res;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000300 }
Jack Carterb5cf5902013-04-17 00:18:04 +0000301 if (Kind == MCExpr::SymbolRef) {
Bill Wendlingf9774c32012-04-22 07:23:04 +0000302 Mips::Fixups FixupKind = Mips::Fixups(0);
Akira Hatanakafe384a22012-03-27 02:33:05 +0000303
304 switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
Jack Carterb9f9de92012-06-27 22:48:25 +0000305 default: llvm_unreachable("Unknown fixup kind!");
306 break;
Jack Carterb9f9de92012-06-27 22:48:25 +0000307 case MCSymbolRefExpr::VK_Mips_GPOFF_HI :
308 FixupKind = Mips::fixup_Mips_GPOFF_HI;
309 break;
310 case MCSymbolRefExpr::VK_Mips_GPOFF_LO :
311 FixupKind = Mips::fixup_Mips_GPOFF_LO;
312 break;
313 case MCSymbolRefExpr::VK_Mips_GOT_PAGE :
314 FixupKind = Mips::fixup_Mips_GOT_PAGE;
315 break;
316 case MCSymbolRefExpr::VK_Mips_GOT_OFST :
317 FixupKind = Mips::fixup_Mips_GOT_OFST;
318 break;
Jack Carter5ddcfda2012-07-13 19:15:47 +0000319 case MCSymbolRefExpr::VK_Mips_GOT_DISP :
320 FixupKind = Mips::fixup_Mips_GOT_DISP;
321 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000322 case MCSymbolRefExpr::VK_Mips_GPREL:
323 FixupKind = Mips::fixup_Mips_GPREL16;
324 break;
325 case MCSymbolRefExpr::VK_Mips_GOT_CALL:
326 FixupKind = Mips::fixup_Mips_CALL16;
327 break;
328 case MCSymbolRefExpr::VK_Mips_GOT16:
329 FixupKind = Mips::fixup_Mips_GOT_Global;
330 break;
331 case MCSymbolRefExpr::VK_Mips_GOT:
332 FixupKind = Mips::fixup_Mips_GOT_Local;
333 break;
334 case MCSymbolRefExpr::VK_Mips_ABS_HI:
335 FixupKind = Mips::fixup_Mips_HI16;
336 break;
337 case MCSymbolRefExpr::VK_Mips_ABS_LO:
338 FixupKind = Mips::fixup_Mips_LO16;
339 break;
340 case MCSymbolRefExpr::VK_Mips_TLSGD:
341 FixupKind = Mips::fixup_Mips_TLSGD;
342 break;
343 case MCSymbolRefExpr::VK_Mips_TLSLDM:
344 FixupKind = Mips::fixup_Mips_TLSLDM;
345 break;
346 case MCSymbolRefExpr::VK_Mips_DTPREL_HI:
347 FixupKind = Mips::fixup_Mips_DTPREL_HI;
348 break;
349 case MCSymbolRefExpr::VK_Mips_DTPREL_LO:
350 FixupKind = Mips::fixup_Mips_DTPREL_LO;
351 break;
352 case MCSymbolRefExpr::VK_Mips_GOTTPREL:
353 FixupKind = Mips::fixup_Mips_GOTTPREL;
354 break;
355 case MCSymbolRefExpr::VK_Mips_TPREL_HI:
356 FixupKind = Mips::fixup_Mips_TPREL_HI;
357 break;
358 case MCSymbolRefExpr::VK_Mips_TPREL_LO:
359 FixupKind = Mips::fixup_Mips_TPREL_LO;
360 break;
Jack Carter84491ab2012-08-06 21:26:03 +0000361 case MCSymbolRefExpr::VK_Mips_HIGHER:
362 FixupKind = Mips::fixup_Mips_HIGHER;
363 break;
364 case MCSymbolRefExpr::VK_Mips_HIGHEST:
365 FixupKind = Mips::fixup_Mips_HIGHEST;
366 break;
Jack Carterb05cb672012-11-21 23:38:59 +0000367 case MCSymbolRefExpr::VK_Mips_GOT_HI16:
368 FixupKind = Mips::fixup_Mips_GOT_HI16;
369 break;
370 case MCSymbolRefExpr::VK_Mips_GOT_LO16:
371 FixupKind = Mips::fixup_Mips_GOT_LO16;
372 break;
373 case MCSymbolRefExpr::VK_Mips_CALL_HI16:
374 FixupKind = Mips::fixup_Mips_CALL_HI16;
375 break;
376 case MCSymbolRefExpr::VK_Mips_CALL_LO16:
377 FixupKind = Mips::fixup_Mips_CALL_LO16;
378 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000379 } // switch
380
Jack Carterb5cf5902013-04-17 00:18:04 +0000381 Fixups.push_back(MCFixup::Create(0, Expr, MCFixupKind(FixupKind)));
382 return 0;
383 }
Akira Hatanakafe384a22012-03-27 02:33:05 +0000384 return 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000385}
386
Jack Carterb5cf5902013-04-17 00:18:04 +0000387/// getMachineOpValue - Return binary encoding of operand. If the machine
388/// operand requires relocation, record the relocation and return zero.
389unsigned MipsMCCodeEmitter::
390getMachineOpValue(const MCInst &MI, const MCOperand &MO,
391 SmallVectorImpl<MCFixup> &Fixups) const {
392 if (MO.isReg()) {
393 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000394 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
Jack Carterb5cf5902013-04-17 00:18:04 +0000395 return RegNo;
396 } else if (MO.isImm()) {
397 return static_cast<unsigned>(MO.getImm());
398 } else if (MO.isFPImm()) {
399 return static_cast<unsigned>(APFloat(MO.getFPImm())
400 .bitcastToAPInt().getHiBits(32).getLimitedValue());
401 }
402 // MO must be an Expr.
403 assert(MO.isExpr());
404 return getExprOpValue(MO.getExpr(),Fixups);
405}
406
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000407/// getMemEncoding - Return binary encoding of memory related operand.
408/// If the offset operand requires relocation, record the relocation.
409unsigned
410MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
411 SmallVectorImpl<MCFixup> &Fixups) const {
412 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
413 assert(MI.getOperand(OpNo).isReg());
414 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups) << 16;
415 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups);
416
417 return (OffBits & 0xFFFF) | RegBits;
418}
419
420unsigned
421MipsMCCodeEmitter::getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
422 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000423 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000424 unsigned SizeEncoding = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
425 return SizeEncoding - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000426}
427
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000428// FIXME: should be called getMSBEncoding
429//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000430unsigned
431MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
432 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000433 assert(MI.getOperand(OpNo-1).isImm());
434 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000435 unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups);
436 unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000437
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000438 return Position + Size - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000439}
440
441#include "MipsGenMCCodeEmitter.inc"
442