Chad Rosier | 4f0dad1 | 2016-07-11 18:45:49 +0000 | [diff] [blame] | 1 | //===-- RegUsageInfoCollector.cpp - Register Usage Information Collector --===// |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// |
| 10 | /// This pass is required to take advantage of the interprocedural register |
| 11 | /// allocation infrastructure. |
| 12 | /// |
| 13 | /// This pass is simple MachineFunction pass which collects register usage |
| 14 | /// details by iterating through each physical registers and checking |
| 15 | /// MRI::isPhysRegUsed() then creates a RegMask based on this details. |
| 16 | /// The pass then stores this RegMask in PhysicalRegisterUsageInfo.cpp |
| 17 | /// |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
Mehdi Amini | 4beea66 | 2016-07-13 23:39:34 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/Statistic.h" |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 22 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 23 | #include "llvm/CodeGen/MachineInstr.h" |
| 24 | #include "llvm/CodeGen/MachineOperand.h" |
| 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 26 | #include "llvm/CodeGen/Passes.h" |
| 27 | #include "llvm/CodeGen/RegisterUsageInfo.h" |
| 28 | #include "llvm/Support/Debug.h" |
| 29 | #include "llvm/Support/raw_ostream.h" |
David Blaikie | 1be62f0 | 2017-11-03 22:32:11 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/TargetFrameLowering.h" |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 31 | |
| 32 | using namespace llvm; |
| 33 | |
| 34 | #define DEBUG_TYPE "ip-regalloc" |
| 35 | |
Mehdi Amini | 4beea66 | 2016-07-13 23:39:34 +0000 | [diff] [blame] | 36 | STATISTIC(NumCSROpt, |
| 37 | "Number of functions optimized for callee saved registers"); |
| 38 | |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 39 | namespace llvm { |
| 40 | void initializeRegUsageInfoCollectorPass(PassRegistry &); |
| 41 | } |
| 42 | |
| 43 | namespace { |
| 44 | class RegUsageInfoCollector : public MachineFunctionPass { |
| 45 | public: |
| 46 | RegUsageInfoCollector() : MachineFunctionPass(ID) { |
| 47 | PassRegistry &Registry = *PassRegistry::getPassRegistry(); |
| 48 | initializeRegUsageInfoCollectorPass(Registry); |
| 49 | } |
| 50 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 51 | StringRef getPassName() const override { |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 52 | return "Register Usage Information Collector Pass"; |
| 53 | } |
| 54 | |
| 55 | void getAnalysisUsage(AnalysisUsage &AU) const override; |
| 56 | |
| 57 | bool runOnMachineFunction(MachineFunction &MF) override; |
| 58 | |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 59 | // Call determineCalleeSaves and then also set the bits for subregs and |
| 60 | // fully saved superregs. |
| 61 | static void computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF); |
| 62 | |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 63 | static char ID; |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 64 | }; |
| 65 | } // end of anonymous namespace |
| 66 | |
| 67 | char RegUsageInfoCollector::ID = 0; |
| 68 | |
| 69 | INITIALIZE_PASS_BEGIN(RegUsageInfoCollector, "RegUsageInfoCollector", |
| 70 | "Register Usage Information Collector", false, false) |
| 71 | INITIALIZE_PASS_DEPENDENCY(PhysicalRegisterUsageInfo) |
| 72 | INITIALIZE_PASS_END(RegUsageInfoCollector, "RegUsageInfoCollector", |
| 73 | "Register Usage Information Collector", false, false) |
| 74 | |
| 75 | FunctionPass *llvm::createRegUsageInfoCollector() { |
| 76 | return new RegUsageInfoCollector(); |
| 77 | } |
| 78 | |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 79 | void RegUsageInfoCollector::getAnalysisUsage(AnalysisUsage &AU) const { |
| 80 | AU.addRequired<PhysicalRegisterUsageInfo>(); |
| 81 | AU.setPreservesAll(); |
| 82 | MachineFunctionPass::getAnalysisUsage(AU); |
| 83 | } |
| 84 | |
| 85 | bool RegUsageInfoCollector::runOnMachineFunction(MachineFunction &MF) { |
| 86 | MachineRegisterInfo *MRI = &MF.getRegInfo(); |
Benjamin Kramer | bc2f4fb | 2016-06-12 13:32:23 +0000 | [diff] [blame] | 87 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 88 | const TargetMachine &TM = MF.getTarget(); |
| 89 | |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 90 | LLVM_DEBUG(dbgs() << " -------------------- " << getPassName() |
| 91 | << " -------------------- \n"); |
| 92 | LLVM_DEBUG(dbgs() << "Function Name : " << MF.getName() << "\n"); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 93 | |
| 94 | std::vector<uint32_t> RegMask; |
| 95 | |
| 96 | // Compute the size of the bit vector to represent all the registers. |
| 97 | // The bit vector is broken into 32-bit chunks, thus takes the ceil of |
| 98 | // the number of registers divided by 32 for the size. |
Chad Rosier | 20e4d9e | 2016-06-15 21:14:02 +0000 | [diff] [blame] | 99 | unsigned RegMaskSize = (TRI->getNumRegs() + 31) / 32; |
| 100 | RegMask.resize(RegMaskSize, 0xFFFFFFFF); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 101 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 102 | const Function &F = MF.getFunction(); |
Mehdi Amini | 4beea66 | 2016-07-13 23:39:34 +0000 | [diff] [blame] | 103 | |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 104 | PhysicalRegisterUsageInfo *PRUI = &getAnalysis<PhysicalRegisterUsageInfo>(); |
| 105 | |
| 106 | PRUI->setTargetMachine(&TM); |
| 107 | |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 108 | LLVM_DEBUG(dbgs() << "Clobbered Registers: "); |
Chad Rosier | 4f0dad1 | 2016-07-11 18:45:49 +0000 | [diff] [blame] | 109 | |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 110 | BitVector SavedRegs; |
| 111 | computeCalleeSavedRegs(SavedRegs, MF); |
| 112 | |
Marcello Maggioni | 598d89a | 2017-03-13 21:42:53 +0000 | [diff] [blame] | 113 | const BitVector &UsedPhysRegsMask = MRI->getUsedPhysRegsMask(); |
| 114 | auto SetRegAsDefined = [&RegMask] (unsigned Reg) { |
| 115 | RegMask[Reg / 32] &= ~(1u << Reg % 32); |
| 116 | }; |
| 117 | // Scan all the physical registers. When a register is defined in the current |
| 118 | // function set it and all the aliasing registers as defined in the regmask. |
| 119 | for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) { |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 120 | // Don't count registers that are saved and restored. |
| 121 | if (SavedRegs.test(PReg)) |
| 122 | continue; |
Marcello Maggioni | 598d89a | 2017-03-13 21:42:53 +0000 | [diff] [blame] | 123 | // If a register is defined by an instruction mark it as defined together |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 124 | // with all it's unsaved aliases. |
Marcello Maggioni | 598d89a | 2017-03-13 21:42:53 +0000 | [diff] [blame] | 125 | if (!MRI->def_empty(PReg)) { |
| 126 | for (MCRegAliasIterator AI(PReg, TRI, true); AI.isValid(); ++AI) |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 127 | if (!SavedRegs.test(*AI)) |
| 128 | SetRegAsDefined(*AI); |
Jonas Paulsson | 72fe760 | 2018-05-04 07:50:05 +0000 | [diff] [blame] | 129 | continue; |
Marcello Maggioni | 598d89a | 2017-03-13 21:42:53 +0000 | [diff] [blame] | 130 | } |
Jonas Paulsson | 72fe760 | 2018-05-04 07:50:05 +0000 | [diff] [blame] | 131 | // If a register is in the UsedPhysRegsMask set then mark it as defined. |
| 132 | // All clobbered aliases will also be in the set, so we can skip setting |
| 133 | // as defined all the aliases here. |
| 134 | if (UsedPhysRegsMask.test(PReg)) |
| 135 | SetRegAsDefined(PReg); |
Marcello Maggioni | 598d89a | 2017-03-13 21:42:53 +0000 | [diff] [blame] | 136 | } |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 137 | |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 138 | if (TargetFrameLowering::isSafeForNoCSROpt(F)) { |
Mehdi Amini | 4beea66 | 2016-07-13 23:39:34 +0000 | [diff] [blame] | 139 | ++NumCSROpt; |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 140 | LLVM_DEBUG(dbgs() << MF.getName() |
| 141 | << " function optimized for not having CSR.\n"); |
Mehdi Amini | 4beea66 | 2016-07-13 23:39:34 +0000 | [diff] [blame] | 142 | } |
Chad Rosier | 20e4d9e | 2016-06-15 21:14:02 +0000 | [diff] [blame] | 143 | |
| 144 | for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 145 | if (MachineOperand::clobbersPhysReg(&(RegMask[0]), PReg)) |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 146 | LLVM_DEBUG(dbgs() << printReg(PReg, TRI) << " "); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 147 | |
Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 148 | LLVM_DEBUG(dbgs() << " \n----------------------------------------\n"); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 149 | |
Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 150 | PRUI->storeUpdateRegUsageInfo(&F, std::move(RegMask)); |
Mehdi Amini | bbacddf | 2016-06-10 16:19:46 +0000 | [diff] [blame] | 151 | |
| 152 | return false; |
| 153 | } |
Jonas Paulsson | 7d484fa | 2018-05-25 08:42:02 +0000 | [diff] [blame^] | 154 | |
| 155 | void RegUsageInfoCollector:: |
| 156 | computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF) { |
| 157 | const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering(); |
| 158 | const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); |
| 159 | |
| 160 | // Target will return the set of registers that it saves/restores as needed. |
| 161 | SavedRegs.clear(); |
| 162 | TFI->determineCalleeSaves(MF, SavedRegs); |
| 163 | |
| 164 | // Insert subregs. |
| 165 | const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF); |
| 166 | for (unsigned i = 0; CSRegs[i]; ++i) { |
| 167 | unsigned Reg = CSRegs[i]; |
| 168 | if (SavedRegs.test(Reg)) |
| 169 | for (MCSubRegIterator SR(Reg, TRI, false); SR.isValid(); ++SR) |
| 170 | SavedRegs.set(*SR); |
| 171 | } |
| 172 | |
| 173 | // Insert any register fully saved via subregisters. |
| 174 | for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) { |
| 175 | if (SavedRegs.test(PReg)) |
| 176 | continue; |
| 177 | |
| 178 | // Check if PReg is fully covered by its subregs. |
| 179 | bool CoveredBySubRegs = false; |
| 180 | for (const TargetRegisterClass *RC : TRI->regclasses()) |
| 181 | if (RC->CoveredBySubRegs && RC->contains(PReg)) { |
| 182 | CoveredBySubRegs = true; |
| 183 | break; |
| 184 | } |
| 185 | if (!CoveredBySubRegs) |
| 186 | continue; |
| 187 | |
| 188 | // Add PReg to SavedRegs if all subregs are saved. |
| 189 | bool AllSubRegsSaved = true; |
| 190 | for (MCSubRegIterator SR(PReg, TRI, false); SR.isValid(); ++SR) |
| 191 | if (!SavedRegs.test(*SR)) { |
| 192 | AllSubRegsSaved = false; |
| 193 | break; |
| 194 | } |
| 195 | if (AllSubRegsSaved) |
| 196 | SavedRegs.set(PReg); |
| 197 | } |
| 198 | } |