blob: 9257a6a03fc790f91fb7eb49cb7000da82d8b69e [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//==- SystemZInstrFormats.td - SystemZ Instruction Formats --*- tablegen -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// Basic SystemZ instruction definition
12//===----------------------------------------------------------------------===//
13
14class InstSystemZ<int size, dag outs, dag ins, string asmstr,
15 list<dag> pattern> : Instruction {
16 let Namespace = "SystemZ";
17
18 dag OutOperandList = outs;
19 dag InOperandList = ins;
20 let Size = size;
21 let Pattern = pattern;
22 let AsmString = asmstr;
23
Richard Sandiforddf313ff2013-07-03 09:19:58 +000024 // Some instructions come in pairs, one having a 12-bit displacement
25 // and the other having a 20-bit displacement. Both instructions in
26 // the pair have the same DispKey and their DispSizes are "12" and "20"
27 // respectively.
28 string DispKey = "";
29 string DispSize = "none";
Ulrich Weigand5f613df2013-05-06 16:15:19 +000030
Richard Sandiforded1fab62013-07-03 10:10:02 +000031 // Many register-based <INSN>R instructions have a memory-based <INSN>
32 // counterpart. OpKey uniquely identifies <INSN>, while OpType is
33 // "reg" for <INSN>R and "mem" for <INSN>.
34 string OpKey = "";
35 string OpType = "none";
36
Richard Sandifordff6c5a52013-07-19 16:12:08 +000037 // Many distinct-operands instructions have older 2-operand equivalents.
38 // NumOpsKey uniquely identifies one of these 2-operand and 3-operand pairs,
39 // with NumOpsValue being "2" or "3" as appropriate.
40 string NumOpsKey = "";
41 string NumOpsValue = "none";
42
Ulrich Weigand5f613df2013-05-06 16:15:19 +000043 // True if this instruction is a simple D(X,B) load of a register
44 // (with no sign or zero extension).
45 bit SimpleBDXLoad = 0;
46
47 // True if this instruction is a simple D(X,B) store of a register
48 // (with no truncation).
49 bit SimpleBDXStore = 0;
50
51 // True if this instruction has a 20-bit displacement field.
52 bit Has20BitOffset = 0;
53
54 // True if addresses in this instruction have an index register.
55 bit HasIndex = 0;
56
57 // True if this is a 128-bit pseudo instruction that combines two 64-bit
58 // operations.
59 bit Is128Bit = 0;
60
Richard Sandiforded1fab62013-07-03 10:10:02 +000061 // The access size of all memory operands in bytes, or 0 if not known.
62 bits<5> AccessBytes = 0;
63
Ulrich Weigand5f613df2013-05-06 16:15:19 +000064 let TSFlags{0} = SimpleBDXLoad;
65 let TSFlags{1} = SimpleBDXStore;
66 let TSFlags{2} = Has20BitOffset;
67 let TSFlags{3} = HasIndex;
68 let TSFlags{4} = Is128Bit;
Richard Sandiforded1fab62013-07-03 10:10:02 +000069 let TSFlags{9-5} = AccessBytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000070}
71
72//===----------------------------------------------------------------------===//
73// Mappings between instructions
74//===----------------------------------------------------------------------===//
75
76// Return the version of an instruction that has an unsigned 12-bit
77// displacement.
78def getDisp12Opcode : InstrMapping {
79 let FilterClass = "InstSystemZ";
Richard Sandiforddf313ff2013-07-03 09:19:58 +000080 let RowFields = ["DispKey"];
81 let ColFields = ["DispSize"];
Ulrich Weigand5f613df2013-05-06 16:15:19 +000082 let KeyCol = ["20"];
83 let ValueCols = [["12"]];
84}
85
86// Return the version of an instruction that has a signed 20-bit displacement.
87def getDisp20Opcode : InstrMapping {
88 let FilterClass = "InstSystemZ";
Richard Sandiforddf313ff2013-07-03 09:19:58 +000089 let RowFields = ["DispKey"];
90 let ColFields = ["DispSize"];
Ulrich Weigand5f613df2013-05-06 16:15:19 +000091 let KeyCol = ["12"];
92 let ValueCols = [["20"]];
93}
94
Richard Sandifordff6c5a52013-07-19 16:12:08 +000095// Return the memory form of a register instruction.
Richard Sandiforded1fab62013-07-03 10:10:02 +000096def getMemOpcode : InstrMapping {
97 let FilterClass = "InstSystemZ";
98 let RowFields = ["OpKey"];
99 let ColFields = ["OpType"];
100 let KeyCol = ["reg"];
101 let ValueCols = [["mem"]];
102}
103
Richard Sandifordff6c5a52013-07-19 16:12:08 +0000104// Return the 3-operand form of a 2-operand instruction.
105def getThreeOperandOpcode : InstrMapping {
106 let FilterClass = "InstSystemZ";
107 let RowFields = ["NumOpsKey"];
108 let ColFields = ["NumOpsValue"];
109 let KeyCol = ["2"];
110 let ValueCols = [["3"]];
111}
112
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000113//===----------------------------------------------------------------------===//
114// Instruction formats
115//===----------------------------------------------------------------------===//
116//
117// Formats are specified using operand field declarations of the form:
118//
Richard Sandifordd454ec02013-05-14 09:28:21 +0000119// bits<4> Rn : register input or output for operand n
120// bits<m> In : immediate value of width m for operand n
121// bits<4> BDn : address operand n, which has a base and a displacement
122// bits<m> XBDn : address operand n, which has an index, a base and a
123// displacement
124// bits<4> Xn : index register for address operand n
125// bits<4> Mn : mode value for operand n
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000126//
Richard Sandifordd454ec02013-05-14 09:28:21 +0000127// The operand numbers ("n" in the list above) follow the architecture manual.
128// Assembly operands sometimes have a different order; in particular, R3 often
129// is often written between operands 1 and 2.
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000130//
131//===----------------------------------------------------------------------===//
132
133class InstRI<bits<12> op, dag outs, dag ins, string asmstr, list<dag> pattern>
134 : InstSystemZ<4, outs, ins, asmstr, pattern> {
135 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000136 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000137
138 bits<4> R1;
139 bits<16> I2;
140
141 let Inst{31-24} = op{11-4};
142 let Inst{23-20} = R1;
143 let Inst{19-16} = op{3-0};
144 let Inst{15-0} = I2;
145}
146
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000147class InstRIEb<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
148 : InstSystemZ<6, outs, ins, asmstr, pattern> {
149 field bits<48> Inst;
150 field bits<48> SoftFail = 0;
151
152 bits<4> R1;
153 bits<4> R2;
154 bits<4> M3;
155 bits<16> RI4;
156
157 let Inst{47-40} = op{15-8};
158 let Inst{39-36} = R1;
159 let Inst{35-32} = R2;
160 let Inst{31-16} = RI4;
161 let Inst{15-12} = M3;
162 let Inst{11-8} = 0;
163 let Inst{7-0} = op{7-0};
164}
165
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000166class InstRIEc<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
167 : InstSystemZ<6, outs, ins, asmstr, pattern> {
168 field bits<48> Inst;
169 field bits<48> SoftFail = 0;
170
171 bits<4> R1;
172 bits<8> I2;
173 bits<4> M3;
174 bits<16> RI4;
175
176 let Inst{47-40} = op{15-8};
177 let Inst{39-36} = R1;
178 let Inst{35-32} = M3;
179 let Inst{31-16} = RI4;
180 let Inst{15-8} = I2;
181 let Inst{7-0} = op{7-0};
182}
183
Richard Sandiford7d6a4532013-07-19 16:32:12 +0000184class InstRIEd<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
185 : InstSystemZ<6, outs, ins, asmstr, pattern> {
186 field bits<48> Inst;
187 field bits<48> SoftFail = 0;
188
189 bits<4> R1;
190 bits<4> R3;
191 bits<16> I2;
192
193 let Inst{47-40} = op{15-8};
194 let Inst{39-36} = R1;
195 let Inst{35-32} = R3;
196 let Inst{31-16} = I2;
197 let Inst{15-8} = 0;
198 let Inst{7-0} = op{7-0};
199}
200
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000201class InstRIEf<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
202 : InstSystemZ<6, outs, ins, asmstr, pattern> {
203 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000204 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000205
206 bits<4> R1;
207 bits<4> R2;
208 bits<8> I3;
209 bits<8> I4;
210 bits<8> I5;
211
212 let Inst{47-40} = op{15-8};
213 let Inst{39-36} = R1;
214 let Inst{35-32} = R2;
215 let Inst{31-24} = I3;
216 let Inst{23-16} = I4;
217 let Inst{15-8} = I5;
218 let Inst{7-0} = op{7-0};
219}
220
221class InstRIL<bits<12> op, dag outs, dag ins, string asmstr, list<dag> pattern>
222 : InstSystemZ<6, outs, ins, asmstr, pattern> {
223 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000224 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000225
226 bits<4> R1;
227 bits<32> I2;
228
229 let Inst{47-40} = op{11-4};
230 let Inst{39-36} = R1;
231 let Inst{35-32} = op{3-0};
232 let Inst{31-0} = I2;
233}
234
235class InstRR<bits<8> op, dag outs, dag ins, string asmstr, list<dag> pattern>
236 : InstSystemZ<2, outs, ins, asmstr, pattern> {
237 field bits<16> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000238 field bits<16> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000239
240 bits<4> R1;
241 bits<4> R2;
242
243 let Inst{15-8} = op;
244 let Inst{7-4} = R1;
245 let Inst{3-0} = R2;
246}
247
248class InstRRD<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
249 : InstSystemZ<4, outs, ins, asmstr, pattern> {
250 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000251 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000252
253 bits<4> R1;
254 bits<4> R3;
255 bits<4> R2;
256
257 let Inst{31-16} = op;
258 let Inst{15-12} = R1;
259 let Inst{11-8} = 0;
260 let Inst{7-4} = R3;
261 let Inst{3-0} = R2;
262}
263
264class InstRRE<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
265 : InstSystemZ<4, outs, ins, asmstr, pattern> {
266 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000267 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000268
269 bits<4> R1;
270 bits<4> R2;
271
272 let Inst{31-16} = op;
273 let Inst{15-8} = 0;
274 let Inst{7-4} = R1;
275 let Inst{3-0} = R2;
276}
277
278class InstRRF<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
279 : InstSystemZ<4, outs, ins, asmstr, pattern> {
280 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000281 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000282
283 bits<4> R1;
284 bits<4> R2;
285 bits<4> R3;
286
287 let Inst{31-16} = op;
288 let Inst{15-12} = R3;
289 let Inst{11-8} = 0;
290 let Inst{7-4} = R1;
291 let Inst{3-0} = R2;
292}
293
294class InstRX<bits<8> op, dag outs, dag ins, string asmstr, list<dag> pattern>
295 : InstSystemZ<4, outs, ins, asmstr, pattern> {
296 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000297 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000298
299 bits<4> R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000300 bits<20> XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000301
302 let Inst{31-24} = op;
303 let Inst{23-20} = R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000304 let Inst{19-0} = XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000305
306 let HasIndex = 1;
307}
308
309class InstRXE<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
310 : InstSystemZ<6, outs, ins, asmstr, pattern> {
311 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000312 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000313
314 bits<4> R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000315 bits<20> XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000316
317 let Inst{47-40} = op{15-8};
318 let Inst{39-36} = R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000319 let Inst{35-16} = XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000320 let Inst{15-8} = 0;
321 let Inst{7-0} = op{7-0};
322
323 let HasIndex = 1;
324}
325
326class InstRXF<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
327 : InstSystemZ<6, outs, ins, asmstr, pattern> {
328 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000329 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000330
331 bits<4> R1;
332 bits<4> R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000333 bits<20> XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000334
335 let Inst{47-40} = op{15-8};
336 let Inst{39-36} = R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000337 let Inst{35-16} = XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000338 let Inst{15-12} = R1;
339 let Inst{11-8} = 0;
340 let Inst{7-0} = op{7-0};
341
342 let HasIndex = 1;
343}
344
345class InstRXY<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
346 : InstSystemZ<6, outs, ins, asmstr, pattern> {
347 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000348 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000349
350 bits<4> R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000351 bits<28> XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000352
353 let Inst{47-40} = op{15-8};
354 let Inst{39-36} = R1;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000355 let Inst{35-8} = XBD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000356 let Inst{7-0} = op{7-0};
357
358 let Has20BitOffset = 1;
359 let HasIndex = 1;
360}
361
362class InstRS<bits<8> op, dag outs, dag ins, string asmstr, list<dag> pattern>
363 : InstSystemZ<4, outs, ins, asmstr, pattern> {
364 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000365 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000366
367 bits<4> R1;
368 bits<4> R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000369 bits<16> BD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000370
371 let Inst{31-24} = op;
372 let Inst{23-20} = R1;
373 let Inst{19-16} = R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000374 let Inst{15-0} = BD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000375}
376
377class InstRSY<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
378 : InstSystemZ<6, outs, ins, asmstr, pattern> {
379 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000380 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000381
382 bits<4> R1;
383 bits<4> R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000384 bits<24> BD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000385
386 let Inst{47-40} = op{15-8};
387 let Inst{39-36} = R1;
388 let Inst{35-32} = R3;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000389 let Inst{31-8} = BD2;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000390 let Inst{7-0} = op{7-0};
391
392 let Has20BitOffset = 1;
393}
394
395class InstSI<bits<8> op, dag outs, dag ins, string asmstr, list<dag> pattern>
396 : InstSystemZ<4, outs, ins, asmstr, pattern> {
397 field bits<32> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000398 field bits<32> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000399
Richard Sandifordd454ec02013-05-14 09:28:21 +0000400 bits<16> BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000401 bits<8> I2;
402
403 let Inst{31-24} = op;
404 let Inst{23-16} = I2;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000405 let Inst{15-0} = BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000406}
407
408class InstSIL<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
409 : InstSystemZ<6, outs, ins, asmstr, pattern> {
410 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000411 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000412
Richard Sandifordd454ec02013-05-14 09:28:21 +0000413 bits<16> BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000414 bits<16> I2;
415
416 let Inst{47-32} = op;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000417 let Inst{31-16} = BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000418 let Inst{15-0} = I2;
419}
420
421class InstSIY<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern>
422 : InstSystemZ<6, outs, ins, asmstr, pattern> {
423 field bits<48> Inst;
Richard Sandifordeb9af292013-05-14 10:17:52 +0000424 field bits<48> SoftFail = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000425
Richard Sandifordd454ec02013-05-14 09:28:21 +0000426 bits<24> BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000427 bits<8> I2;
428
429 let Inst{47-40} = op{15-8};
430 let Inst{39-32} = I2;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000431 let Inst{31-8} = BD1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000432 let Inst{7-0} = op{7-0};
433
434 let Has20BitOffset = 1;
435}
436
Richard Sandiford1d959002013-07-02 14:56:45 +0000437class InstSS<bits<8> op, dag outs, dag ins, string asmstr, list<dag> pattern>
438 : InstSystemZ<6, outs, ins, asmstr, pattern> {
439 field bits<48> Inst;
440 field bits<48> SoftFail = 0;
441
442 bits<24> BDL1;
443 bits<16> BD2;
444
445 let Inst{47-40} = op;
446 let Inst{39-16} = BDL1;
447 let Inst{15-0} = BD2;
448}
449
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000450//===----------------------------------------------------------------------===//
451// Instruction definitions with semantics
452//===----------------------------------------------------------------------===//
453//
454// These classes have the form <Category><Format>, where <Format> is one
455// of the formats defined above and where <Category> describes the inputs
456// and outputs. <Category> can be one of:
457//
458// Inherent:
459// One register output operand and no input operands.
460//
461// Store:
462// One register or immediate input operand and one address input operand.
463// The instruction stores the first operand to the address.
464//
465// This category is used for both pure and truncating stores.
466//
467// LoadMultiple:
468// One address input operand and two explicit output operands.
469// The instruction loads a range of registers from the address,
470// with the explicit operands giving the first and last register
471// to load. Other loaded registers are added as implicit definitions.
472//
473// StoreMultiple:
474// Two explicit input register operands and an address operand.
475// The instruction stores a range of registers to the address,
476// with the explicit operands giving the first and last register
477// to store. Other stored registers are added as implicit uses.
478//
479// Unary:
480// One register output operand and one input operand. The input
481// operand may be a register, immediate or memory.
482//
483// Binary:
484// One register output operand and two input operands. The first
485// input operand is always a register and he second may be a register,
486// immediate or memory.
487//
488// Shift:
489// One register output operand and two input operands. The first
490// input operand is a register and the second has the same form as
491// an address (although it isn't actually used to address memory).
492//
493// Compare:
494// Two input operands. The first operand is always a register,
495// the second may be a register, immediate or memory.
496//
497// Ternary:
498// One register output operand and three register input operands.
499//
500// CmpSwap:
501// One output operand and three input operands. The first two
502// operands are registers and the third is an address. The instruction
503// both reads from and writes to the address.
504//
505// RotateSelect:
506// One output operand and five input operands. The first two operands
507// are registers and the other three are immediates.
508//
509// The format determines which input operands are tied to output operands,
510// and also determines the shape of any address operand.
511//
512// Multiclasses of the form <Category><Format>Pair define two instructions,
513// one with <Category><Format> and one with <Category><Format>Y. The name
514// of the first instruction has no suffix, the name of the second has
515// an extra "y".
516//
517//===----------------------------------------------------------------------===//
518
519class InherentRRE<string mnemonic, bits<16> opcode, RegisterOperand cls,
520 dag src>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000521 : InstRRE<opcode, (outs cls:$R1), (ins),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000522 mnemonic#"r\t$R1",
Richard Sandifordd454ec02013-05-14 09:28:21 +0000523 [(set cls:$R1, src)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000524 let R2 = 0;
525}
526
527class LoadMultipleRSY<string mnemonic, bits<16> opcode, RegisterOperand cls>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000528 : InstRSY<opcode, (outs cls:$R1, cls:$R3), (ins bdaddr20only:$BD2),
529 mnemonic#"\t$R1, $R3, $BD2", []> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000530 let mayLoad = 1;
531}
532
533class StoreRILPC<string mnemonic, bits<12> opcode, SDPatternOperator operator,
534 RegisterOperand cls>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000535 : InstRIL<opcode, (outs), (ins cls:$R1, pcrel32:$I2),
536 mnemonic#"\t$R1, $I2",
537 [(operator cls:$R1, pcrel32:$I2)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000538 let mayStore = 1;
539 // We want PC-relative addresses to be tried ahead of BD and BDX addresses.
540 // However, BDXs have two extra operands and are therefore 6 units more
541 // complex.
542 let AddedComplexity = 7;
543}
544
545class StoreRX<string mnemonic, bits<8> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000546 RegisterOperand cls, bits<5> bytes,
547 AddressingMode mode = bdxaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000548 : InstRX<opcode, (outs), (ins cls:$R1, mode:$XBD2),
549 mnemonic#"\t$R1, $XBD2",
550 [(operator cls:$R1, mode:$XBD2)]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000551 let OpKey = mnemonic ## cls;
552 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000553 let mayStore = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000554 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000555}
556
557class StoreRXY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000558 RegisterOperand cls, bits<5> bytes,
559 AddressingMode mode = bdxaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000560 : InstRXY<opcode, (outs), (ins cls:$R1, mode:$XBD2),
561 mnemonic#"\t$R1, $XBD2",
562 [(operator cls:$R1, mode:$XBD2)]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000563 let OpKey = mnemonic ## cls;
564 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000565 let mayStore = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000566 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000567}
568
569multiclass StoreRXPair<string mnemonic, bits<8> rxOpcode, bits<16> rxyOpcode,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000570 SDPatternOperator operator, RegisterOperand cls,
571 bits<5> bytes> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000572 let DispKey = mnemonic ## #cls in {
573 let DispSize = "12" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000574 def "" : StoreRX<mnemonic, rxOpcode, operator, cls, bytes, bdxaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000575 let DispSize = "20" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000576 def Y : StoreRXY<mnemonic#"y", rxyOpcode, operator, cls, bytes,
577 bdxaddr20pair>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000578 }
579}
580
581class StoreMultipleRSY<string mnemonic, bits<16> opcode, RegisterOperand cls>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000582 : InstRSY<opcode, (outs), (ins cls:$R1, cls:$R3, bdaddr20only:$BD2),
583 mnemonic#"\t$R1, $R3, $BD2", []> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000584 let mayStore = 1;
585}
586
587class StoreSI<string mnemonic, bits<8> opcode, SDPatternOperator operator,
588 Immediate imm, AddressingMode mode = bdaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000589 : InstSI<opcode, (outs), (ins mode:$BD1, imm:$I2),
590 mnemonic#"\t$BD1, $I2",
591 [(operator imm:$I2, mode:$BD1)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000592 let mayStore = 1;
593}
594
595class StoreSIY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
596 Immediate imm, AddressingMode mode = bdaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000597 : InstSIY<opcode, (outs), (ins mode:$BD1, imm:$I2),
598 mnemonic#"\t$BD1, $I2",
599 [(operator imm:$I2, mode:$BD1)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000600 let mayStore = 1;
601}
602
603class StoreSIL<string mnemonic, bits<16> opcode, SDPatternOperator operator,
604 Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000605 : InstSIL<opcode, (outs), (ins bdaddr12only:$BD1, imm:$I2),
606 mnemonic#"\t$BD1, $I2",
607 [(operator imm:$I2, bdaddr12only:$BD1)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000608 let mayStore = 1;
609}
610
611multiclass StoreSIPair<string mnemonic, bits<8> siOpcode, bits<16> siyOpcode,
612 SDPatternOperator operator, Immediate imm> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000613 let DispKey = mnemonic in {
614 let DispSize = "12" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000615 def "" : StoreSI<mnemonic, siOpcode, operator, imm, bdaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000616 let DispSize = "20" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000617 def Y : StoreSIY<mnemonic#"y", siyOpcode, operator, imm, bdaddr20pair>;
618 }
619}
620
621class UnaryRR<string mnemonic, bits<8> opcode, SDPatternOperator operator,
622 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000623 : InstRR<opcode, (outs cls1:$R1), (ins cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000624 mnemonic#"r\t$R1, $R2",
625 [(set cls1:$R1, (operator cls2:$R2))]> {
626 let OpKey = mnemonic ## cls1;
627 let OpType = "reg";
628}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000629
630class UnaryRRE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
631 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000632 : InstRRE<opcode, (outs cls1:$R1), (ins cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000633 mnemonic#"r\t$R1, $R2",
634 [(set cls1:$R1, (operator cls2:$R2))]> {
635 let OpKey = mnemonic ## cls1;
636 let OpType = "reg";
637}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000638
639class UnaryRRF<string mnemonic, bits<16> opcode, RegisterOperand cls1,
640 RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000641 : InstRRF<opcode, (outs cls1:$R1), (ins uimm8zx4:$R3, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000642 mnemonic#"r\t$R1, $R3, $R2", []> {
643 let OpKey = mnemonic ## cls1;
644 let OpType = "reg";
645}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000646
647class UnaryRI<string mnemonic, bits<12> opcode, SDPatternOperator operator,
648 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000649 : InstRI<opcode, (outs cls:$R1), (ins imm:$I2),
650 mnemonic#"\t$R1, $I2",
651 [(set cls:$R1, (operator imm:$I2))]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000652
653class UnaryRIL<string mnemonic, bits<12> opcode, SDPatternOperator operator,
654 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000655 : InstRIL<opcode, (outs cls:$R1), (ins imm:$I2),
656 mnemonic#"\t$R1, $I2",
657 [(set cls:$R1, (operator imm:$I2))]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000658
659class UnaryRILPC<string mnemonic, bits<12> opcode, SDPatternOperator operator,
660 RegisterOperand cls>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000661 : InstRIL<opcode, (outs cls:$R1), (ins pcrel32:$I2),
662 mnemonic#"\t$R1, $I2",
663 [(set cls:$R1, (operator pcrel32:$I2))]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000664 let mayLoad = 1;
665 // We want PC-relative addresses to be tried ahead of BD and BDX addresses.
666 // However, BDXs have two extra operands and are therefore 6 units more
667 // complex.
668 let AddedComplexity = 7;
669}
670
671class UnaryRX<string mnemonic, bits<8> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000672 RegisterOperand cls, bits<5> bytes,
673 AddressingMode mode = bdxaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000674 : InstRX<opcode, (outs cls:$R1), (ins mode:$XBD2),
675 mnemonic#"\t$R1, $XBD2",
676 [(set cls:$R1, (operator mode:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000677 let OpKey = mnemonic ## cls;
678 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000679 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000680 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000681}
682
683class UnaryRXE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000684 RegisterOperand cls, bits<5> bytes>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000685 : InstRXE<opcode, (outs cls:$R1), (ins bdxaddr12only:$XBD2),
686 mnemonic#"\t$R1, $XBD2",
687 [(set cls:$R1, (operator bdxaddr12only:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000688 let OpKey = mnemonic ## cls;
689 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000690 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000691 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000692}
693
694class UnaryRXY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000695 RegisterOperand cls, bits<5> bytes,
696 AddressingMode mode = bdxaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000697 : InstRXY<opcode, (outs cls:$R1), (ins mode:$XBD2),
698 mnemonic#"\t$R1, $XBD2",
699 [(set cls:$R1, (operator mode:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000700 let OpKey = mnemonic ## cls;
701 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000702 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000703 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000704}
705
706multiclass UnaryRXPair<string mnemonic, bits<8> rxOpcode, bits<16> rxyOpcode,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000707 SDPatternOperator operator, RegisterOperand cls,
708 bits<5> bytes> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000709 let DispKey = mnemonic ## #cls in {
710 let DispSize = "12" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000711 def "" : UnaryRX<mnemonic, rxOpcode, operator, cls, bytes, bdxaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000712 let DispSize = "20" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000713 def Y : UnaryRXY<mnemonic#"y", rxyOpcode, operator, cls, bytes,
714 bdxaddr20pair>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000715 }
716}
717
718class BinaryRR<string mnemonic, bits<8> opcode, SDPatternOperator operator,
719 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000720 : InstRR<opcode, (outs cls1:$R1), (ins cls1:$R1src, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000721 mnemonic#"r\t$R1, $R2",
Richard Sandifordd454ec02013-05-14 09:28:21 +0000722 [(set cls1:$R1, (operator cls1:$R1src, cls2:$R2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000723 let OpKey = mnemonic ## cls1;
724 let OpType = "reg";
Richard Sandifordd454ec02013-05-14 09:28:21 +0000725 let Constraints = "$R1 = $R1src";
726 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000727}
728
729class BinaryRRE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
730 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000731 : InstRRE<opcode, (outs cls1:$R1), (ins cls1:$R1src, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000732 mnemonic#"r\t$R1, $R2",
Richard Sandifordd454ec02013-05-14 09:28:21 +0000733 [(set cls1:$R1, (operator cls1:$R1src, cls2:$R2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000734 let OpKey = mnemonic ## cls1;
735 let OpType = "reg";
Richard Sandifordd454ec02013-05-14 09:28:21 +0000736 let Constraints = "$R1 = $R1src";
737 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000738}
739
Richard Sandifordd454ec02013-05-14 09:28:21 +0000740class BinaryRRF<string mnemonic, bits<16> opcode, SDPatternOperator operator,
741 RegisterOperand cls1, RegisterOperand cls2>
742 : InstRRF<opcode, (outs cls1:$R1), (ins cls1:$R3, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000743 mnemonic#"r\t$R1, $R3, $R2",
744 [(set cls1:$R1, (operator cls1:$R3, cls2:$R2))]> {
745 let OpKey = mnemonic ## cls1;
746 let OpType = "reg";
747}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000748
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000749class BinaryRRFK<string mnemonic, bits<16> opcode, SDPatternOperator operator,
750 RegisterOperand cls1, RegisterOperand cls2>
751 : InstRRF<opcode, (outs cls1:$R1), (ins cls1:$R2, cls2:$R3),
752 mnemonic#"rk\t$R1, $R2, $R3",
753 [(set cls1:$R1, (operator cls1:$R2, cls2:$R3))]>;
754
755multiclass BinaryRRAndK<string mnemonic, bits<8> opcode1, bits<16> opcode2,
756 SDPatternOperator operator, RegisterOperand cls1,
757 RegisterOperand cls2> {
758 let NumOpsKey = mnemonic in {
759 let NumOpsValue = "3" in
760 def K : BinaryRRFK<mnemonic, opcode2, null_frag, cls1, cls2>,
761 Requires<[FeatureDistinctOps]>;
762 let NumOpsValue = "2", isConvertibleToThreeAddress = 1 in
763 def "" : BinaryRR<mnemonic, opcode1, operator, cls1, cls2>;
764 }
765}
766
Richard Sandifordc57e5862013-07-19 16:24:22 +0000767multiclass BinaryRREAndK<string mnemonic, bits<16> opcode1, bits<16> opcode2,
768 SDPatternOperator operator, RegisterOperand cls1,
769 RegisterOperand cls2> {
770 let NumOpsKey = mnemonic in {
771 let NumOpsValue = "3" in
772 def K : BinaryRRFK<mnemonic, opcode2, null_frag, cls1, cls2>,
773 Requires<[FeatureDistinctOps]>;
774 let NumOpsValue = "2", isConvertibleToThreeAddress = 1 in
775 def "" : BinaryRRE<mnemonic, opcode1, operator, cls1, cls2>;
776 }
777}
778
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000779class BinaryRI<string mnemonic, bits<12> opcode, SDPatternOperator operator,
780 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000781 : InstRI<opcode, (outs cls:$R1), (ins cls:$R1src, imm:$I2),
782 mnemonic#"\t$R1, $I2",
783 [(set cls:$R1, (operator cls:$R1src, imm:$I2))]> {
784 let Constraints = "$R1 = $R1src";
785 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000786}
787
Richard Sandiford7d6a4532013-07-19 16:32:12 +0000788class BinaryRIE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
789 RegisterOperand cls, Immediate imm>
790 : InstRIEd<opcode, (outs cls:$R1), (ins cls:$R3, imm:$I2),
791 mnemonic#"\t$R1, $R3, $I2",
792 [(set cls:$R1, (operator cls:$R3, imm:$I2))]>;
793
794multiclass BinaryRIAndK<string mnemonic, bits<12> opcode1, bits<16> opcode2,
795 SDPatternOperator operator, RegisterOperand cls,
796 Immediate imm> {
797 let NumOpsKey = mnemonic in {
798 let NumOpsValue = "3" in
799 def K : BinaryRIE<mnemonic##"k", opcode2, null_frag, cls, imm>,
800 Requires<[FeatureDistinctOps]>;
801 let NumOpsValue = "2", isConvertibleToThreeAddress = 1 in
802 def "" : BinaryRI<mnemonic, opcode1, operator, cls, imm>;
803 }
804}
805
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000806class BinaryRIL<string mnemonic, bits<12> opcode, SDPatternOperator operator,
807 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000808 : InstRIL<opcode, (outs cls:$R1), (ins cls:$R1src, imm:$I2),
809 mnemonic#"\t$R1, $I2",
810 [(set cls:$R1, (operator cls:$R1src, imm:$I2))]> {
811 let Constraints = "$R1 = $R1src";
812 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000813}
814
815class BinaryRX<string mnemonic, bits<8> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000816 RegisterOperand cls, SDPatternOperator load, bits<5> bytes,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000817 AddressingMode mode = bdxaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000818 : InstRX<opcode, (outs cls:$R1), (ins cls:$R1src, mode:$XBD2),
819 mnemonic#"\t$R1, $XBD2",
820 [(set cls:$R1, (operator cls:$R1src, (load mode:$XBD2)))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000821 let OpKey = mnemonic ## cls;
822 let OpType = "mem";
Richard Sandifordd454ec02013-05-14 09:28:21 +0000823 let Constraints = "$R1 = $R1src";
824 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000825 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000826 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000827}
828
829class BinaryRXE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000830 RegisterOperand cls, SDPatternOperator load, bits<5> bytes>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000831 : InstRXE<opcode, (outs cls:$R1), (ins cls:$R1src, bdxaddr12only:$XBD2),
832 mnemonic#"\t$R1, $XBD2",
833 [(set cls:$R1, (operator cls:$R1src,
834 (load bdxaddr12only:$XBD2)))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000835 let OpKey = mnemonic ## cls;
836 let OpType = "mem";
Richard Sandifordd454ec02013-05-14 09:28:21 +0000837 let Constraints = "$R1 = $R1src";
838 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000839 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000840 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000841}
842
843class BinaryRXY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000844 RegisterOperand cls, SDPatternOperator load, bits<5> bytes,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000845 AddressingMode mode = bdxaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000846 : InstRXY<opcode, (outs cls:$R1), (ins cls:$R1src, mode:$XBD2),
847 mnemonic#"\t$R1, $XBD2",
848 [(set cls:$R1, (operator cls:$R1src, (load mode:$XBD2)))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000849 let OpKey = mnemonic ## cls;
850 let OpType = "mem";
Richard Sandifordd454ec02013-05-14 09:28:21 +0000851 let Constraints = "$R1 = $R1src";
852 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000853 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000854 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000855}
856
857multiclass BinaryRXPair<string mnemonic, bits<8> rxOpcode, bits<16> rxyOpcode,
858 SDPatternOperator operator, RegisterOperand cls,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000859 SDPatternOperator load, bits<5> bytes> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000860 let DispKey = mnemonic ## #cls in {
861 let DispSize = "12" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000862 def "" : BinaryRX<mnemonic, rxOpcode, operator, cls, load, bytes,
863 bdxaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000864 let DispSize = "20" in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000865 def Y : BinaryRXY<mnemonic#"y", rxyOpcode, operator, cls, load, bytes,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000866 bdxaddr20pair>;
867 }
868}
869
870class BinarySI<string mnemonic, bits<8> opcode, SDPatternOperator operator,
871 Operand imm, AddressingMode mode = bdaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000872 : InstSI<opcode, (outs), (ins mode:$BD1, imm:$I2),
873 mnemonic#"\t$BD1, $I2",
874 [(store (operator (load mode:$BD1), imm:$I2), mode:$BD1)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000875 let mayLoad = 1;
876 let mayStore = 1;
877}
878
879class BinarySIY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
880 Operand imm, AddressingMode mode = bdaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000881 : InstSIY<opcode, (outs), (ins mode:$BD1, imm:$I2),
882 mnemonic#"\t$BD1, $I2",
883 [(store (operator (load mode:$BD1), imm:$I2), mode:$BD1)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000884 let mayLoad = 1;
885 let mayStore = 1;
886}
887
888multiclass BinarySIPair<string mnemonic, bits<8> siOpcode,
889 bits<16> siyOpcode, SDPatternOperator operator,
890 Operand imm> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000891 let DispKey = mnemonic ## #cls in {
892 let DispSize = "12" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000893 def "" : BinarySI<mnemonic, siOpcode, operator, imm, bdaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000894 let DispSize = "20" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000895 def Y : BinarySIY<mnemonic#"y", siyOpcode, operator, imm, bdaddr20pair>;
896 }
897}
898
899class ShiftRS<string mnemonic, bits<8> opcode, SDPatternOperator operator,
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000900 RegisterOperand cls>
901 : InstRS<opcode, (outs cls:$R1), (ins cls:$R1src, shift12only:$BD2),
Richard Sandifordd454ec02013-05-14 09:28:21 +0000902 mnemonic#"\t$R1, $BD2",
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000903 [(set cls:$R1, (operator cls:$R1src, shift12only:$BD2))]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000904 let R3 = 0;
Richard Sandifordd454ec02013-05-14 09:28:21 +0000905 let Constraints = "$R1 = $R1src";
906 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000907}
908
909class ShiftRSY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000910 RegisterOperand cls>
911 : InstRSY<opcode, (outs cls:$R1), (ins cls:$R3, shift20only:$BD2),
Richard Sandifordd454ec02013-05-14 09:28:21 +0000912 mnemonic#"\t$R1, $R3, $BD2",
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000913 [(set cls:$R1, (operator cls:$R3, shift20only:$BD2))]>;
914
915multiclass ShiftRSAndK<string mnemonic, bits<8> opcode1, bits<16> opcode2,
916 SDPatternOperator operator, RegisterOperand cls> {
Richard Sandifordff6c5a52013-07-19 16:12:08 +0000917 let NumOpsKey = mnemonic in {
918 let NumOpsValue = "3" in
919 def K : ShiftRSY<mnemonic##"k", opcode2, null_frag, cls>,
920 Requires<[FeatureDistinctOps]>;
921 let NumOpsValue = "2", isConvertibleToThreeAddress = 1 in
922 def "" : ShiftRS<mnemonic, opcode1, operator, cls>;
923 }
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000924}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000925
926class CompareRR<string mnemonic, bits<8> opcode, SDPatternOperator operator,
927 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000928 : InstRR<opcode, (outs), (ins cls1:$R1, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000929 mnemonic#"r\t$R1, $R2",
930 [(operator cls1:$R1, cls2:$R2)]> {
931 let OpKey = mnemonic ## cls1;
932 let OpType = "reg";
933}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000934
935class CompareRRE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
936 RegisterOperand cls1, RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000937 : InstRRE<opcode, (outs), (ins cls1:$R1, cls2:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +0000938 mnemonic#"r\t$R1, $R2",
939 [(operator cls1:$R1, cls2:$R2)]> {
940 let OpKey = mnemonic ## cls1;
941 let OpType = "reg";
942}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000943
944class CompareRI<string mnemonic, bits<12> opcode, SDPatternOperator operator,
945 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000946 : InstRI<opcode, (outs), (ins cls:$R1, imm:$I2),
947 mnemonic#"\t$R1, $I2",
948 [(operator cls:$R1, imm:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000949
950class CompareRIL<string mnemonic, bits<12> opcode, SDPatternOperator operator,
951 RegisterOperand cls, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000952 : InstRIL<opcode, (outs), (ins cls:$R1, imm:$I2),
953 mnemonic#"\t$R1, $I2",
954 [(operator cls:$R1, imm:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000955
956class CompareRILPC<string mnemonic, bits<12> opcode, SDPatternOperator operator,
957 RegisterOperand cls, SDPatternOperator load>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000958 : InstRIL<opcode, (outs), (ins cls:$R1, pcrel32:$I2),
959 mnemonic#"\t$R1, $I2",
960 [(operator cls:$R1, (load pcrel32:$I2))]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000961 let mayLoad = 1;
962 // We want PC-relative addresses to be tried ahead of BD and BDX addresses.
963 // However, BDXs have two extra operands and are therefore 6 units more
964 // complex.
965 let AddedComplexity = 7;
966}
967
968class CompareRX<string mnemonic, bits<8> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000969 RegisterOperand cls, SDPatternOperator load, bits<5> bytes,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000970 AddressingMode mode = bdxaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000971 : InstRX<opcode, (outs), (ins cls:$R1, mode:$XBD2),
972 mnemonic#"\t$R1, $XBD2",
973 [(operator cls:$R1, (load mode:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000974 let OpKey = mnemonic ## cls;
975 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000976 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000977 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000978}
979
980class CompareRXE<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000981 RegisterOperand cls, SDPatternOperator load, bits<5> bytes>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000982 : InstRXE<opcode, (outs), (ins cls:$R1, bdxaddr12only:$XBD2),
983 mnemonic#"\t$R1, $XBD2",
984 [(operator cls:$R1, (load bdxaddr12only:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000985 let OpKey = mnemonic ## cls;
986 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000987 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000988 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000989}
990
991class CompareRXY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +0000992 RegisterOperand cls, SDPatternOperator load, bits<5> bytes,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000993 AddressingMode mode = bdxaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +0000994 : InstRXY<opcode, (outs), (ins cls:$R1, mode:$XBD2),
995 mnemonic#"\t$R1, $XBD2",
996 [(operator cls:$R1, (load mode:$XBD2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000997 let OpKey = mnemonic ## cls;
998 let OpType = "mem";
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000999 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +00001000 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001001}
1002
1003multiclass CompareRXPair<string mnemonic, bits<8> rxOpcode, bits<16> rxyOpcode,
1004 SDPatternOperator operator, RegisterOperand cls,
Richard Sandiforded1fab62013-07-03 10:10:02 +00001005 SDPatternOperator load, bits<5> bytes> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001006 let DispKey = mnemonic ## #cls in {
1007 let DispSize = "12" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001008 def "" : CompareRX<mnemonic, rxOpcode, operator, cls,
Richard Sandiforded1fab62013-07-03 10:10:02 +00001009 load, bytes, bdxaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001010 let DispSize = "20" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001011 def Y : CompareRXY<mnemonic#"y", rxyOpcode, operator, cls,
Richard Sandiforded1fab62013-07-03 10:10:02 +00001012 load, bytes, bdxaddr20pair>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001013 }
1014}
1015
1016class CompareSI<string mnemonic, bits<8> opcode, SDPatternOperator operator,
1017 SDPatternOperator load, Immediate imm,
1018 AddressingMode mode = bdaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001019 : InstSI<opcode, (outs), (ins mode:$BD1, imm:$I2),
1020 mnemonic#"\t$BD1, $I2",
1021 [(operator (load mode:$BD1), imm:$I2)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001022 let mayLoad = 1;
1023}
1024
1025class CompareSIL<string mnemonic, bits<16> opcode, SDPatternOperator operator,
1026 SDPatternOperator load, Immediate imm>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001027 : InstSIL<opcode, (outs), (ins bdaddr12only:$BD1, imm:$I2),
1028 mnemonic#"\t$BD1, $I2",
1029 [(operator (load bdaddr12only:$BD1), imm:$I2)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001030 let mayLoad = 1;
1031}
1032
1033class CompareSIY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
1034 SDPatternOperator load, Immediate imm,
1035 AddressingMode mode = bdaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001036 : InstSIY<opcode, (outs), (ins mode:$BD1, imm:$I2),
1037 mnemonic#"\t$BD1, $I2",
1038 [(operator (load mode:$BD1), imm:$I2)]> {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001039 let mayLoad = 1;
1040}
1041
1042multiclass CompareSIPair<string mnemonic, bits<8> siOpcode, bits<16> siyOpcode,
1043 SDPatternOperator operator, SDPatternOperator load,
1044 Immediate imm> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001045 let DispKey = mnemonic in {
1046 let DispSize = "12" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001047 def "" : CompareSI<mnemonic, siOpcode, operator, load, imm, bdaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001048 let DispSize = "20" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001049 def Y : CompareSIY<mnemonic#"y", siyOpcode, operator, load, imm,
1050 bdaddr20pair>;
1051 }
1052}
1053
1054class TernaryRRD<string mnemonic, bits<16> opcode,
1055 SDPatternOperator operator, RegisterOperand cls>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001056 : InstRRD<opcode, (outs cls:$R1), (ins cls:$R1src, cls:$R3, cls:$R2),
Richard Sandiforded1fab62013-07-03 10:10:02 +00001057 mnemonic#"r\t$R1, $R3, $R2",
Richard Sandifordd454ec02013-05-14 09:28:21 +00001058 [(set cls:$R1, (operator cls:$R1src, cls:$R3, cls:$R2))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +00001059 let OpKey = mnemonic ## cls;
1060 let OpType = "reg";
Richard Sandifordd454ec02013-05-14 09:28:21 +00001061 let Constraints = "$R1 = $R1src";
1062 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001063}
1064
1065class TernaryRXF<string mnemonic, bits<16> opcode, SDPatternOperator operator,
Richard Sandiforded1fab62013-07-03 10:10:02 +00001066 RegisterOperand cls, SDPatternOperator load, bits<5> bytes>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001067 : InstRXF<opcode, (outs cls:$R1),
1068 (ins cls:$R1src, cls:$R3, bdxaddr12only:$XBD2),
1069 mnemonic#"\t$R1, $R3, $XBD2",
1070 [(set cls:$R1, (operator cls:$R1src, cls:$R3,
1071 (load bdxaddr12only:$XBD2)))]> {
Richard Sandiforded1fab62013-07-03 10:10:02 +00001072 let OpKey = mnemonic ## cls;
1073 let OpType = "mem";
Richard Sandifordd454ec02013-05-14 09:28:21 +00001074 let Constraints = "$R1 = $R1src";
1075 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001076 let mayLoad = 1;
Richard Sandiforded1fab62013-07-03 10:10:02 +00001077 let AccessBytes = bytes;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001078}
1079
1080class CmpSwapRS<string mnemonic, bits<8> opcode, SDPatternOperator operator,
1081 RegisterOperand cls, AddressingMode mode = bdaddr12only>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001082 : InstRS<opcode, (outs cls:$R1), (ins cls:$R1src, cls:$R3, mode:$BD2),
1083 mnemonic#"\t$R1, $R3, $BD2",
1084 [(set cls:$R1, (operator mode:$BD2, cls:$R1src, cls:$R3))]> {
1085 let Constraints = "$R1 = $R1src";
1086 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001087 let mayLoad = 1;
1088 let mayStore = 1;
1089}
1090
1091class CmpSwapRSY<string mnemonic, bits<16> opcode, SDPatternOperator operator,
1092 RegisterOperand cls, AddressingMode mode = bdaddr20only>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001093 : InstRSY<opcode, (outs cls:$R1), (ins cls:$R1src, cls:$R3, mode:$BD2),
1094 mnemonic#"\t$R1, $R3, $BD2",
1095 [(set cls:$R1, (operator mode:$BD2, cls:$R1src, cls:$R3))]> {
1096 let Constraints = "$R1 = $R1src";
1097 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001098 let mayLoad = 1;
1099 let mayStore = 1;
1100}
1101
1102multiclass CmpSwapRSPair<string mnemonic, bits<8> rsOpcode, bits<16> rsyOpcode,
1103 SDPatternOperator operator, RegisterOperand cls> {
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001104 let DispKey = mnemonic ## #cls in {
1105 let DispSize = "12" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001106 def "" : CmpSwapRS<mnemonic, rsOpcode, operator, cls, bdaddr12pair>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +00001107 let DispSize = "20" in
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001108 def Y : CmpSwapRSY<mnemonic#"y", rsyOpcode, operator, cls, bdaddr20pair>;
1109 }
1110}
1111
1112class RotateSelectRIEf<string mnemonic, bits<16> opcode, RegisterOperand cls1,
1113 RegisterOperand cls2>
Richard Sandifordd454ec02013-05-14 09:28:21 +00001114 : InstRIEf<opcode, (outs cls1:$R1),
Richard Sandiford67ddcd62013-07-11 08:37:13 +00001115 (ins cls1:$R1src, cls2:$R2, uimm8:$I3, uimm8:$I4, uimm8zx6:$I5),
Richard Sandifordd454ec02013-05-14 09:28:21 +00001116 mnemonic#"\t$R1, $R2, $I3, $I4, $I5", []> {
1117 let Constraints = "$R1 = $R1src";
1118 let DisableEncoding = "$R1src";
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001119}
1120
1121//===----------------------------------------------------------------------===//
1122// Pseudo instructions
1123//===----------------------------------------------------------------------===//
1124//
1125// Convenience instructions that get lowered to real instructions
1126// by either SystemZTargetLowering::EmitInstrWithCustomInserter()
1127// or SystemZInstrInfo::expandPostRAPseudo().
1128//
1129//===----------------------------------------------------------------------===//
1130
1131class Pseudo<dag outs, dag ins, list<dag> pattern>
1132 : InstSystemZ<0, outs, ins, "", pattern> {
1133 let isPseudo = 1;
1134 let isCodeGenOnly = 1;
1135}
1136
1137// Implements "$dst = $cc & (8 >> CC) ? $src1 : $src2", where CC is
1138// the value of the PSW's 2-bit condition code field.
1139class SelectWrapper<RegisterOperand cls>
1140 : Pseudo<(outs cls:$dst), (ins cls:$src1, cls:$src2, i8imm:$cc),
1141 [(set cls:$dst, (z_select_ccmask cls:$src1, cls:$src2, imm:$cc))]> {
1142 let usesCustomInserter = 1;
1143 // Although the instructions used by these nodes do not in themselves
Richard Sandiford14a44492013-05-22 13:38:45 +00001144 // change CC, the insertion requires new blocks, and CC cannot be live
1145 // across them.
1146 let Defs = [CC];
1147 let Uses = [CC];
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001148}
1149
Richard Sandifordb86a8342013-06-27 09:27:40 +00001150// Stores $new to $addr if $cc is true ("" case) or false (Inv case).
1151multiclass CondStores<RegisterOperand cls, SDPatternOperator store,
1152 SDPatternOperator load, AddressingMode mode> {
1153 let Defs = [CC], Uses = [CC], usesCustomInserter = 1 in {
1154 def "" : Pseudo<(outs), (ins mode:$addr, cls:$new, i8imm:$cc),
1155 [(store (z_select_ccmask cls:$new, (load mode:$addr),
1156 imm:$cc), mode:$addr)]>;
1157 def Inv : Pseudo<(outs), (ins mode:$addr, cls:$new, i8imm:$cc),
1158 [(store (z_select_ccmask (load mode:$addr), cls:$new,
1159 imm:$cc), mode:$addr)]>;
1160 }
1161}
1162
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001163// OPERATOR is ATOMIC_SWAP or an ATOMIC_LOAD_* operation. PAT and OPERAND
1164// describe the second (non-memory) operand.
1165class AtomicLoadBinary<SDPatternOperator operator, RegisterOperand cls,
1166 dag pat, DAGOperand operand>
1167 : Pseudo<(outs cls:$dst), (ins bdaddr20only:$ptr, operand:$src2),
1168 [(set cls:$dst, (operator bdaddr20only:$ptr, pat))]> {
Richard Sandiford14a44492013-05-22 13:38:45 +00001169 let Defs = [CC];
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001170 let Has20BitOffset = 1;
1171 let mayLoad = 1;
1172 let mayStore = 1;
1173 let usesCustomInserter = 1;
1174}
1175
1176// Specializations of AtomicLoadWBinary.
1177class AtomicLoadBinaryReg32<SDPatternOperator operator>
1178 : AtomicLoadBinary<operator, GR32, (i32 GR32:$src2), GR32>;
1179class AtomicLoadBinaryImm32<SDPatternOperator operator, Immediate imm>
1180 : AtomicLoadBinary<operator, GR32, (i32 imm:$src2), imm>;
1181class AtomicLoadBinaryReg64<SDPatternOperator operator>
1182 : AtomicLoadBinary<operator, GR64, (i64 GR64:$src2), GR64>;
1183class AtomicLoadBinaryImm64<SDPatternOperator operator, Immediate imm>
1184 : AtomicLoadBinary<operator, GR64, (i64 imm:$src2), imm>;
1185
1186// OPERATOR is ATOMIC_SWAPW or an ATOMIC_LOADW_* operation. PAT and OPERAND
1187// describe the second (non-memory) operand.
1188class AtomicLoadWBinary<SDPatternOperator operator, dag pat,
1189 DAGOperand operand>
1190 : Pseudo<(outs GR32:$dst),
1191 (ins bdaddr20only:$ptr, operand:$src2, ADDR32:$bitshift,
1192 ADDR32:$negbitshift, uimm32:$bitsize),
1193 [(set GR32:$dst, (operator bdaddr20only:$ptr, pat, ADDR32:$bitshift,
1194 ADDR32:$negbitshift, uimm32:$bitsize))]> {
Richard Sandiford14a44492013-05-22 13:38:45 +00001195 let Defs = [CC];
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001196 let Has20BitOffset = 1;
1197 let mayLoad = 1;
1198 let mayStore = 1;
1199 let usesCustomInserter = 1;
1200}
1201
1202// Specializations of AtomicLoadWBinary.
1203class AtomicLoadWBinaryReg<SDPatternOperator operator>
1204 : AtomicLoadWBinary<operator, (i32 GR32:$src2), GR32>;
1205class AtomicLoadWBinaryImm<SDPatternOperator operator, Immediate imm>
1206 : AtomicLoadWBinary<operator, (i32 imm:$src2), imm>;