blob: 05137fa4aadee13871a88132e2a1d86d65e0fa87 [file] [log] [blame]
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +00001//===-- SparcAsmBackend.cpp - Sparc Assembler Backend ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000010#include "MCTargetDesc/SparcFixupKinds.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000011#include "MCTargetDesc/SparcMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000012#include "llvm/MC/MCAsmBackend.h"
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000013#include "llvm/MC/MCELFObjectWriter.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000014#include "llvm/MC/MCExpr.h"
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000015#include "llvm/MC/MCFixupKindInfo.h"
16#include "llvm/MC/MCObjectWriter.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000017#include "llvm/MC/MCValue.h"
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000018#include "llvm/Support/TargetRegistry.h"
19
20using namespace llvm;
21
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000022static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
23 switch (Kind) {
24 default:
25 llvm_unreachable("Unknown fixup kind!");
26 case FK_Data_1:
27 case FK_Data_2:
28 case FK_Data_4:
29 case FK_Data_8:
30 return Value;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000031
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +000032 case Sparc::fixup_sparc_wplt30:
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000033 case Sparc::fixup_sparc_call30:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000034 return (Value >> 2) & 0x3fffffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000035
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000036 case Sparc::fixup_sparc_br22:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000037 return (Value >> 2) & 0x3fffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000038
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000039 case Sparc::fixup_sparc_br19:
Venkatraman Govindarajuf691e2c2014-01-08 06:46:51 +000040 return (Value >> 2) & 0x7ffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000041
Venkatraman Govindarajub745e672014-03-02 09:46:56 +000042 case Sparc::fixup_sparc_br16_2:
43 return (Value >> 2) & 0xc000;
44
45 case Sparc::fixup_sparc_br16_14:
46 return (Value >> 2) & 0x3fff;
47
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +000048 case Sparc::fixup_sparc_pc22:
49 case Sparc::fixup_sparc_got22:
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000050 case Sparc::fixup_sparc_tls_gd_hi22:
51 case Sparc::fixup_sparc_tls_ldm_hi22:
52 case Sparc::fixup_sparc_tls_ie_hi22:
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000053 case Sparc::fixup_sparc_hi22:
54 return (Value >> 10) & 0x3fffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000055
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +000056 case Sparc::fixup_sparc_pc10:
57 case Sparc::fixup_sparc_got10:
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000058 case Sparc::fixup_sparc_tls_gd_lo10:
59 case Sparc::fixup_sparc_tls_ldm_lo10:
60 case Sparc::fixup_sparc_tls_ie_lo10:
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000061 case Sparc::fixup_sparc_lo10:
62 return Value & 0x3ff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000063
64 case Sparc::fixup_sparc_tls_ldo_hix22:
65 case Sparc::fixup_sparc_tls_le_hix22:
66 return (~Value >> 10) & 0x3fffff;
67
68 case Sparc::fixup_sparc_tls_ldo_lox10:
69 case Sparc::fixup_sparc_tls_le_lox10:
70 return (~(~Value & 0x3ff)) & 0x1fff;
71
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000072 case Sparc::fixup_sparc_h44:
73 return (Value >> 22) & 0x3fffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000074
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000075 case Sparc::fixup_sparc_m44:
76 return (Value >> 12) & 0x3ff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000077
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000078 case Sparc::fixup_sparc_l44:
79 return Value & 0xfff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000080
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000081 case Sparc::fixup_sparc_hh:
82 return (Value >> 42) & 0x3fffff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000083
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000084 case Sparc::fixup_sparc_hm:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000085 return (Value >> 32) & 0x3ff;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000086
87 case Sparc::fixup_sparc_tls_gd_add:
88 case Sparc::fixup_sparc_tls_gd_call:
89 case Sparc::fixup_sparc_tls_ldm_add:
90 case Sparc::fixup_sparc_tls_ldm_call:
91 case Sparc::fixup_sparc_tls_ldo_add:
92 case Sparc::fixup_sparc_tls_ie_ld:
93 case Sparc::fixup_sparc_tls_ie_ldx:
94 case Sparc::fixup_sparc_tls_ie_add:
95 return 0;
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000096 }
97}
98
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000099namespace {
100 class SparcAsmBackend : public MCAsmBackend {
James Y Knight35e04e82015-05-01 17:13:02 +0000101 protected:
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000102 const Target &TheTarget;
James Y Knight35e04e82015-05-01 17:13:02 +0000103 bool IsLittleEndian;
104 bool Is64Bit;
105
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000106 public:
James Y Knight35e04e82015-05-01 17:13:02 +0000107 SparcAsmBackend(const Target &T)
108 : MCAsmBackend(), TheTarget(T),
109 IsLittleEndian(StringRef(TheTarget.getName()) == "sparcel"),
110 Is64Bit(StringRef(TheTarget.getName()) == "sparcv9") {}
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000111
Craig Topperb0c941b2014-04-29 07:57:13 +0000112 unsigned getNumFixupKinds() const override {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000113 return Sparc::NumTargetFixupKinds;
114 }
115
Craig Topperb0c941b2014-04-29 07:57:13 +0000116 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
James Y Knight35e04e82015-05-01 17:13:02 +0000117 const static MCFixupKindInfo InfosBE[Sparc::NumTargetFixupKinds] = {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000118 // name offset bits flags
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000119 { "fixup_sparc_call30", 2, 30, MCFixupKindInfo::FKF_IsPCRel },
120 { "fixup_sparc_br22", 10, 22, MCFixupKindInfo::FKF_IsPCRel },
121 { "fixup_sparc_br19", 13, 19, MCFixupKindInfo::FKF_IsPCRel },
Venkatraman Govindarajub745e672014-03-02 09:46:56 +0000122 { "fixup_sparc_br16_2", 10, 2, MCFixupKindInfo::FKF_IsPCRel },
123 { "fixup_sparc_br16_14", 18, 14, MCFixupKindInfo::FKF_IsPCRel },
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000124 { "fixup_sparc_hi22", 10, 22, 0 },
125 { "fixup_sparc_lo10", 22, 10, 0 },
126 { "fixup_sparc_h44", 10, 22, 0 },
127 { "fixup_sparc_m44", 22, 10, 0 },
128 { "fixup_sparc_l44", 20, 12, 0 },
129 { "fixup_sparc_hh", 10, 22, 0 },
130 { "fixup_sparc_hm", 22, 10, 0 },
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000131 { "fixup_sparc_pc22", 10, 22, MCFixupKindInfo::FKF_IsPCRel },
132 { "fixup_sparc_pc10", 22, 10, MCFixupKindInfo::FKF_IsPCRel },
133 { "fixup_sparc_got22", 10, 22, 0 },
134 { "fixup_sparc_got10", 22, 10, 0 },
Venkatraman Govindarajufd075002014-02-07 05:54:20 +0000135 { "fixup_sparc_wplt30", 2, 30, MCFixupKindInfo::FKF_IsPCRel },
136 { "fixup_sparc_tls_gd_hi22", 10, 22, 0 },
137 { "fixup_sparc_tls_gd_lo10", 22, 10, 0 },
138 { "fixup_sparc_tls_gd_add", 0, 0, 0 },
139 { "fixup_sparc_tls_gd_call", 0, 0, 0 },
140 { "fixup_sparc_tls_ldm_hi22", 10, 22, 0 },
141 { "fixup_sparc_tls_ldm_lo10", 22, 10, 0 },
142 { "fixup_sparc_tls_ldm_add", 0, 0, 0 },
143 { "fixup_sparc_tls_ldm_call", 0, 0, 0 },
144 { "fixup_sparc_tls_ldo_hix22", 10, 22, 0 },
145 { "fixup_sparc_tls_ldo_lox10", 22, 10, 0 },
146 { "fixup_sparc_tls_ldo_add", 0, 0, 0 },
147 { "fixup_sparc_tls_ie_hi22", 10, 22, 0 },
148 { "fixup_sparc_tls_ie_lo10", 22, 10, 0 },
149 { "fixup_sparc_tls_ie_ld", 0, 0, 0 },
150 { "fixup_sparc_tls_ie_ldx", 0, 0, 0 },
151 { "fixup_sparc_tls_ie_add", 0, 0, 0 },
152 { "fixup_sparc_tls_le_hix22", 0, 0, 0 },
153 { "fixup_sparc_tls_le_lox10", 0, 0, 0 }
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000154 };
155
James Y Knight35e04e82015-05-01 17:13:02 +0000156 const static MCFixupKindInfo InfosLE[Sparc::NumTargetFixupKinds] = {
157 // name offset bits flags
158 { "fixup_sparc_call30", 0, 30, MCFixupKindInfo::FKF_IsPCRel },
159 { "fixup_sparc_br22", 0, 22, MCFixupKindInfo::FKF_IsPCRel },
160 { "fixup_sparc_br19", 0, 19, MCFixupKindInfo::FKF_IsPCRel },
161 { "fixup_sparc_br16_2", 20, 2, MCFixupKindInfo::FKF_IsPCRel },
162 { "fixup_sparc_br16_14", 0, 14, MCFixupKindInfo::FKF_IsPCRel },
163 { "fixup_sparc_hi22", 0, 22, 0 },
164 { "fixup_sparc_lo10", 0, 10, 0 },
165 { "fixup_sparc_h44", 0, 22, 0 },
166 { "fixup_sparc_m44", 0, 10, 0 },
167 { "fixup_sparc_l44", 0, 12, 0 },
168 { "fixup_sparc_hh", 0, 22, 0 },
169 { "fixup_sparc_hm", 0, 10, 0 },
170 { "fixup_sparc_pc22", 0, 22, MCFixupKindInfo::FKF_IsPCRel },
171 { "fixup_sparc_pc10", 0, 10, MCFixupKindInfo::FKF_IsPCRel },
172 { "fixup_sparc_got22", 0, 22, 0 },
173 { "fixup_sparc_got10", 0, 10, 0 },
174 { "fixup_sparc_wplt30", 0, 30, MCFixupKindInfo::FKF_IsPCRel },
175 { "fixup_sparc_tls_gd_hi22", 0, 22, 0 },
176 { "fixup_sparc_tls_gd_lo10", 0, 10, 0 },
177 { "fixup_sparc_tls_gd_add", 0, 0, 0 },
178 { "fixup_sparc_tls_gd_call", 0, 0, 0 },
179 { "fixup_sparc_tls_ldm_hi22", 0, 22, 0 },
180 { "fixup_sparc_tls_ldm_lo10", 0, 10, 0 },
181 { "fixup_sparc_tls_ldm_add", 0, 0, 0 },
182 { "fixup_sparc_tls_ldm_call", 0, 0, 0 },
183 { "fixup_sparc_tls_ldo_hix22", 0, 22, 0 },
184 { "fixup_sparc_tls_ldo_lox10", 0, 10, 0 },
185 { "fixup_sparc_tls_ldo_add", 0, 0, 0 },
186 { "fixup_sparc_tls_ie_hi22", 0, 22, 0 },
187 { "fixup_sparc_tls_ie_lo10", 0, 10, 0 },
188 { "fixup_sparc_tls_ie_ld", 0, 0, 0 },
189 { "fixup_sparc_tls_ie_ldx", 0, 0, 0 },
190 { "fixup_sparc_tls_ie_add", 0, 0, 0 },
191 { "fixup_sparc_tls_le_hix22", 0, 0, 0 },
192 { "fixup_sparc_tls_le_lox10", 0, 0, 0 }
193 };
194
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000195 if (Kind < FirstTargetFixupKind)
196 return MCAsmBackend::getFixupKindInfo(Kind);
197
198 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
199 "Invalid kind!");
James Y Knight35e04e82015-05-01 17:13:02 +0000200 if (IsLittleEndian)
201 return InfosLE[Kind - FirstTargetFixupKind];
202
203 return InfosBE[Kind - FirstTargetFixupKind];
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000204 }
205
Rafael Espindolad7610a52014-03-28 16:14:12 +0000206 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
207 const MCFixup &Fixup, const MCFragment *DF,
208 const MCValue &Target, uint64_t &Value,
209 bool &IsResolved) override {
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000210 switch ((Sparc::Fixups)Fixup.getKind()) {
211 default: break;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +0000212 case Sparc::fixup_sparc_wplt30:
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000213 if (Target.getSymA()->getSymbol().isTemporary())
214 return;
Venkatraman Govindarajufd075002014-02-07 05:54:20 +0000215 case Sparc::fixup_sparc_tls_gd_hi22:
216 case Sparc::fixup_sparc_tls_gd_lo10:
217 case Sparc::fixup_sparc_tls_gd_add:
218 case Sparc::fixup_sparc_tls_gd_call:
219 case Sparc::fixup_sparc_tls_ldm_hi22:
220 case Sparc::fixup_sparc_tls_ldm_lo10:
221 case Sparc::fixup_sparc_tls_ldm_add:
222 case Sparc::fixup_sparc_tls_ldm_call:
223 case Sparc::fixup_sparc_tls_ldo_hix22:
224 case Sparc::fixup_sparc_tls_ldo_lox10:
225 case Sparc::fixup_sparc_tls_ldo_add:
226 case Sparc::fixup_sparc_tls_ie_hi22:
227 case Sparc::fixup_sparc_tls_ie_lo10:
228 case Sparc::fixup_sparc_tls_ie_ld:
229 case Sparc::fixup_sparc_tls_ie_ldx:
230 case Sparc::fixup_sparc_tls_ie_add:
231 case Sparc::fixup_sparc_tls_le_hix22:
232 case Sparc::fixup_sparc_tls_le_lox10: IsResolved = false; break;
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000233 }
234 }
235
Craig Topperb0c941b2014-04-29 07:57:13 +0000236 bool mayNeedRelaxation(const MCInst &Inst) const override {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000237 // FIXME.
238 return false;
239 }
240
241 /// fixupNeedsRelaxation - Target specific predicate for whether a given
242 /// fixup requires the associated instruction to be relaxed.
243 bool fixupNeedsRelaxation(const MCFixup &Fixup,
244 uint64_t Value,
245 const MCRelaxableFragment *DF,
Craig Topperb0c941b2014-04-29 07:57:13 +0000246 const MCAsmLayout &Layout) const override {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000247 // FIXME.
Craig Topper35b2f752014-06-19 06:10:58 +0000248 llvm_unreachable("fixupNeedsRelaxation() unimplemented");
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000249 return false;
250 }
Nirav Dave86030622016-07-11 14:23:53 +0000251 void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
252 MCInst &Res) const override {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000253 // FIXME.
Craig Topper2a30d782014-06-18 05:05:13 +0000254 llvm_unreachable("relaxInstruction() unimplemented");
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000255 }
256
Craig Topperb0c941b2014-04-29 07:57:13 +0000257 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const override {
Venkatraman Govindaraju2b1682b2014-03-01 05:45:09 +0000258 // Cannot emit NOP with size not multiple of 32 bits.
259 if (Count % 4 != 0)
260 return false;
261
262 uint64_t NumNops = Count / 4;
263 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach36e60e92015-06-04 22:24:41 +0000264 OW->write32(0x01000000);
Venkatraman Govindaraju2b1682b2014-03-01 05:45:09 +0000265
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000266 return true;
267 }
268 };
269
270 class ELFSparcAsmBackend : public SparcAsmBackend {
Daniel Sanders50f17232015-09-15 16:17:27 +0000271 Triple::OSType OSType;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000272 public:
Daniel Sanders50f17232015-09-15 16:17:27 +0000273 ELFSparcAsmBackend(const Target &T, Triple::OSType OSType) :
274 SparcAsmBackend(T), OSType(OSType) { }
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000275
Rafael Espindola801b42d2017-06-23 22:52:36 +0000276 void applyFixup(const MCAssembler &Asm, const MCFixup &Fixup,
277 const MCValue &Target, MutableArrayRef<char> Data,
Alex Bradbury866113c2017-04-05 10:16:14 +0000278 uint64_t Value, bool IsPCRel,
279 MCContext &Ctx) const override {
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000280
281 Value = adjustFixupValue(Fixup.getKind(), Value);
282 if (!Value) return; // Doesn't change encoding.
283
284 unsigned Offset = Fixup.getOffset();
285
286 // For each byte of the fragment that the fixup touches, mask in the bits
287 // from the fixup value. The Value has been "split up" into the
288 // appropriate bitfields above.
James Y Knight35e04e82015-05-01 17:13:02 +0000289 for (unsigned i = 0; i != 4; ++i) {
290 unsigned Idx = IsLittleEndian ? i : 3 - i;
291 Data[Offset + Idx] |= uint8_t((Value >> (i * 8)) & 0xff);
292 }
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000293 }
294
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000295 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000296 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(OSType);
James Y Knight35e04e82015-05-01 17:13:02 +0000297 return createSparcELFObjectWriter(OS, Is64Bit, IsLittleEndian, OSABI);
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000298 }
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000299 };
300
301} // end anonymous namespace
302
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000303MCAsmBackend *llvm::createSparcAsmBackend(const Target &T,
304 const MCRegisterInfo &MRI,
Joel Jones373d7d32016-07-25 17:18:28 +0000305 const Triple &TT, StringRef CPU,
306 const MCTargetOptions &Options) {
Daniel Sanders418caf52015-06-10 10:35:34 +0000307 return new ELFSparcAsmBackend(T, TT.getOS());
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000308}