blob: ed5a3a7bb696622101530e68eabbb98576080dbd [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSchedule.td - ARM Scheduling Definitions --------*- tablegen -*-===//
2//
Evan Cheng4e712de2009-06-19 01:51:50 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng4e712de2009-06-19 01:51:50 +00008//===----------------------------------------------------------------------===//
Arnold Schwaighoferfb1dddc2013-03-26 02:01:39 +00009//===----------------------------------------------------------------------===//
Javed Absar00cce412017-01-23 20:20:39 +000010// Instruction scheduling annotations for in-order and out-of-order CPUs.
Arnold Schwaighoferfb1dddc2013-03-26 02:01:39 +000011// These annotations are independent of the itinerary class defined below.
12// Here we define the subtarget independent read/write per-operand resources.
13// The subtarget schedule definitions will then map these to the subtarget's
14// resource usages.
15// For example:
16// The instruction cycle timings table might contain an entry for an operation
17// like the following:
18// Rd <- ADD Rn, Rm, <shift> Rs
19// Uops | Latency from register | Uops - resource requirements - latency
20// 2 | Rn: 1 Rm: 4 Rs: 4 | uop T0, Rm, Rs - P01 - 3
21// | | uopc Rd, Rn, T0 - P01 - 1
22// This is telling us that the result will be available in destination register
23// Rd after a minimum of three cycles after the result in Rm and Rs is available
24// and one cycle after the result in Rn is available. The micro-ops can execute
25// on resource P01.
26// To model this, we need to express that we need to dispatch two micro-ops,
27// that the resource P01 is needed and that the latency to Rn is different than
28// the latency to Rm and Rs. The scheduler can decrease Rn's producer latency by
29// two.
30// We will do this by assigning (abstract) resources to register defs/uses.
31// ARMSchedule.td:
32// def WriteALUsr : SchedWrite;
33// def ReadAdvanceALUsr : ScheRead;
34//
35// ARMInstrInfo.td:
36// def ADDrs : I<>, Sched<[WriteALUsr, ReadAdvanceALUsr, ReadDefault,
37// ReadDefault]> { ...}
38// ReadAdvance read resources allow us to define "pipeline by-passes" or
39// shorter latencies to certain registers as needed in the example above.
40// The "ReadDefault" can be omitted.
41// Next, the subtarget td file assigns resources to the abstract resources
42// defined here.
43// ARMScheduleSubtarget.td:
44// // Resources.
45// def P01 : ProcResource<3>; // ALU unit (3 of it).
46// ...
47// // Resource usages.
48// def : WriteRes<WriteALUsr, [P01, P01]> {
49// Latency = 4; // Latency of 4.
50// NumMicroOps = 2; // Dispatch 2 micro-ops.
51// // The two instances of resource P01 are occupied for one cycle. It is one
52// // cycle because these resources happen to be pipelined.
53// ResourceCycles = [1, 1];
54// }
55// def : ReadAdvance<ReadAdvanceALUsr, 3>;
56
Javed Absar00cce412017-01-23 20:20:39 +000057//===----------------------------------------------------------------------===//
58// Sched definitions for integer pipeline instructions
59//
Arnold Schwaighoferfb1dddc2013-03-26 02:01:39 +000060// Basic ALU operation.
61def WriteALU : SchedWrite;
Arnold Schwaighofer6793aeb2013-04-01 13:07:05 +000062def ReadALU : SchedRead;
Arnold Schwaighoferfb1dddc2013-03-26 02:01:39 +000063
64// Basic ALU with shifts.
65def WriteALUsi : SchedWrite; // Shift by immediate.
66def WriteALUsr : SchedWrite; // Shift by register.
67def WriteALUSsr : SchedWrite; // Shift by register (flag setting).
Arnold Schwaighofer6793aeb2013-04-01 13:07:05 +000068def ReadALUsr : SchedRead; // Some operands are read later.
69
Arnold Schwaighoferfb6b9f42013-04-05 05:01:06 +000070// Compares.
71def WriteCMP : SchedWrite;
72def WriteCMPsi : SchedWrite;
73def WriteCMPsr : SchedWrite;
74
Javed Absarbb8dcc62017-02-02 21:08:12 +000075// Multiplys.
76def WriteMUL16 : SchedWrite; // 16-bit multiply.
77def WriteMUL32 : SchedWrite; // 32-bit multiply.
78def WriteMUL64Lo : SchedWrite; // 64-bit result. Low reg.
79def WriteMUL64Hi : SchedWrite; // 64-bit result. High reg.
80def ReadMUL : SchedRead;
81
82// Multiply-accumulates.
83def WriteMAC16 : SchedWrite; // 16-bit mac.
84def WriteMAC32 : SchedWrite; // 32-bit mac.
85def WriteMAC64Lo : SchedWrite; // 64-bit mac. Low reg.
86def WriteMAC64Hi : SchedWrite; // 64-bit mac. High reg.
87def ReadMAC : SchedRead;
88
89// Divisions.
90def WriteDIV : SchedWrite;
Arnold Schwaighofer2773f1d2013-06-05 16:06:11 +000091
Javed Absarb6727222017-02-22 07:22:57 +000092// Loads/Stores.
Arnold Schwaighofer2773f1d2013-06-05 16:06:11 +000093def WriteLd : SchedWrite;
94def WritePreLd : SchedWrite;
Javed Absarb6727222017-02-22 07:22:57 +000095def WriteST : SchedWrite;
Arnold Schwaighofer2773f1d2013-06-05 16:06:11 +000096
97// Branches.
98def WriteBr : SchedWrite;
99def WriteBrL : SchedWrite;
100def WriteBrTbl : SchedWrite;
101
Arnold Schwaighofereac54472013-06-06 20:26:18 +0000102// Noop.
103def WriteNoop : SchedWrite;
104
Javed Absar00cce412017-01-23 20:20:39 +0000105//===----------------------------------------------------------------------===//
106// Sched definitions for floating-point and neon instructions
107//
108// Floating point conversions
109def WriteFPCVT : SchedWrite;
110def WriteFPMOV : SchedWrite; // FP -> GPR and vice-versa
111
112// ALU operations (32/64-bit)
113def WriteFPALU32 : SchedWrite;
114def WriteFPALU64 : SchedWrite;
115
116// Multiplication
117def WriteFPMUL32 : SchedWrite;
118def WriteFPMUL64 : SchedWrite;
119def ReadFPMUL : SchedRead; // multiplier read
120def ReadFPMAC : SchedRead; // accumulator read
121
122// Multiply-accumulate
123def WriteFPMAC32 : SchedWrite;
124def WriteFPMAC64 : SchedWrite;
125
126// Division
127def WriteFPDIV32 : SchedWrite;
128def WriteFPDIV64 : SchedWrite;
129
130// Square-root
131def WriteFPSQRT32 : SchedWrite;
132def WriteFPSQRT64 : SchedWrite;
133
Javed Absara32e3a12017-05-24 05:32:48 +0000134// Vector load and stores
135def WriteVLD1 : SchedWrite;
136def WriteVLD2 : SchedWrite;
137def WriteVLD3 : SchedWrite;
138def WriteVLD4 : SchedWrite;
139def WriteVST1 : SchedWrite;
140def WriteVST2 : SchedWrite;
141def WriteVST3 : SchedWrite;
142def WriteVST4 : SchedWrite;
143
144
Arnold Schwaighofer6793aeb2013-04-01 13:07:05 +0000145// Define TII for use in SchedVariant Predicates.
146def : PredicateProlog<[{
147 const ARMBaseInstrInfo *TII =
148 static_cast<const ARMBaseInstrInfo*>(SchedModel->getInstrInfo());
149 (void)TII;
Javed Absar4ae7e8122017-06-02 08:53:19 +0000150 const ARMSubtarget *STI =
151 static_cast<const ARMSubtarget*>(SchedModel->getSubtargetInfo());
152 (void)STI;
Arnold Schwaighofer6793aeb2013-04-01 13:07:05 +0000153}]>;
Evan Cheng4e712de2009-06-19 01:51:50 +0000154
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000155def IsPredicatedPred : SchedPredicate<[{TII->isPredicated(*MI)}]>;
Arnold Schwaighofer5dde1f32013-04-05 04:42:00 +0000156
Evan Cheng4e712de2009-06-19 01:51:50 +0000157//===----------------------------------------------------------------------===//
Evan Cheng4e712de2009-06-19 01:51:50 +0000158// Instruction Itinerary classes used for ARM
159//
David Goodwina7c2dfb2009-08-19 18:00:44 +0000160def IIC_iALUx : InstrItinClass;
161def IIC_iALUi : InstrItinClass;
162def IIC_iALUr : InstrItinClass;
163def IIC_iALUsi : InstrItinClass;
Evan Cheng4a010fd2010-09-29 22:42:35 +0000164def IIC_iALUsir : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000165def IIC_iALUsr : InstrItinClass;
Evan Chengc35d7bb2010-09-29 00:27:46 +0000166def IIC_iBITi : InstrItinClass;
167def IIC_iBITr : InstrItinClass;
168def IIC_iBITsi : InstrItinClass;
169def IIC_iBITsr : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000170def IIC_iUNAr : InstrItinClass;
171def IIC_iUNAsi : InstrItinClass;
Evan Cheng62d626c2010-09-25 00:49:35 +0000172def IIC_iEXTr : InstrItinClass;
173def IIC_iEXTAr : InstrItinClass;
Evan Chengc35d7bb2010-09-29 00:27:46 +0000174def IIC_iEXTAsr : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000175def IIC_iCMPi : InstrItinClass;
176def IIC_iCMPr : InstrItinClass;
177def IIC_iCMPsi : InstrItinClass;
178def IIC_iCMPsr : InstrItinClass;
Evan Cheng2259d672010-09-29 00:49:25 +0000179def IIC_iTSTi : InstrItinClass;
180def IIC_iTSTr : InstrItinClass;
181def IIC_iTSTsi : InstrItinClass;
182def IIC_iTSTsr : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000183def IIC_iMOVi : InstrItinClass;
184def IIC_iMOVr : InstrItinClass;
185def IIC_iMOVsi : InstrItinClass;
186def IIC_iMOVsr : InstrItinClass;
Evan Cheng2259d672010-09-29 00:49:25 +0000187def IIC_iMOVix2 : InstrItinClass;
Evan Chengb8b0ad82011-01-20 08:34:58 +0000188def IIC_iMOVix2addpc : InstrItinClass;
189def IIC_iMOVix2ld : InstrItinClass;
Evan Cheng2259d672010-09-29 00:49:25 +0000190def IIC_iMVNi : InstrItinClass;
191def IIC_iMVNr : InstrItinClass;
192def IIC_iMVNsi : InstrItinClass;
193def IIC_iMVNsr : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000194def IIC_iCMOVi : InstrItinClass;
195def IIC_iCMOVr : InstrItinClass;
196def IIC_iCMOVsi : InstrItinClass;
197def IIC_iCMOVsr : InstrItinClass;
Evan Cheng79ff5232010-11-13 05:14:20 +0000198def IIC_iCMOVix2 : InstrItinClass;
David Goodwina7c2dfb2009-08-19 18:00:44 +0000199def IIC_iMUL16 : InstrItinClass;
200def IIC_iMAC16 : InstrItinClass;
201def IIC_iMUL32 : InstrItinClass;
202def IIC_iMAC32 : InstrItinClass;
203def IIC_iMUL64 : InstrItinClass;
204def IIC_iMAC64 : InstrItinClass;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000205def IIC_iDIV : InstrItinClass;
Evan Cheng2fb20b12010-09-30 01:08:25 +0000206def IIC_iLoad_i : InstrItinClass;
207def IIC_iLoad_r : InstrItinClass;
208def IIC_iLoad_si : InstrItinClass;
209def IIC_iLoad_iu : InstrItinClass;
210def IIC_iLoad_ru : InstrItinClass;
211def IIC_iLoad_siu : InstrItinClass;
212def IIC_iLoad_bh_i : InstrItinClass;
213def IIC_iLoad_bh_r : InstrItinClass;
214def IIC_iLoad_bh_si : InstrItinClass;
215def IIC_iLoad_bh_iu : InstrItinClass;
216def IIC_iLoad_bh_ru : InstrItinClass;
217def IIC_iLoad_bh_siu : InstrItinClass;
218def IIC_iLoad_d_i : InstrItinClass;
219def IIC_iLoad_d_r : InstrItinClass;
220def IIC_iLoad_d_ru : InstrItinClass;
Andrew Trickf161e392012-07-02 18:10:42 +0000221def IIC_iLoad_m : InstrItinClass;
222def IIC_iLoad_mu : InstrItinClass;
223def IIC_iLoad_mBr : InstrItinClass;
224def IIC_iPop : InstrItinClass;
225def IIC_iPop_Br : InstrItinClass;
Evan Chenge37da032010-09-24 22:41:41 +0000226def IIC_iLoadiALU : InstrItinClass;
Evan Cheng2fb20b12010-09-30 01:08:25 +0000227def IIC_iStore_i : InstrItinClass;
228def IIC_iStore_r : InstrItinClass;
229def IIC_iStore_si : InstrItinClass;
230def IIC_iStore_iu : InstrItinClass;
231def IIC_iStore_ru : InstrItinClass;
232def IIC_iStore_siu : InstrItinClass;
233def IIC_iStore_bh_i : InstrItinClass;
234def IIC_iStore_bh_r : InstrItinClass;
235def IIC_iStore_bh_si : InstrItinClass;
236def IIC_iStore_bh_iu : InstrItinClass;
237def IIC_iStore_bh_ru : InstrItinClass;
238def IIC_iStore_bh_siu : InstrItinClass;
239def IIC_iStore_d_i : InstrItinClass;
240def IIC_iStore_d_r : InstrItinClass;
241def IIC_iStore_d_ru : InstrItinClass;
Andrew Trickf161e392012-07-02 18:10:42 +0000242def IIC_iStore_m : InstrItinClass;
243def IIC_iStore_mu : InstrItinClass;
Evan Cheng8740ee32010-11-03 06:34:55 +0000244def IIC_Preload : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000245def IIC_Br : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000246def IIC_fpSTAT : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000247def IIC_fpUNA16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000248def IIC_fpUNA32 : InstrItinClass;
249def IIC_fpUNA64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000250def IIC_fpCMP16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000251def IIC_fpCMP32 : InstrItinClass;
252def IIC_fpCMP64 : InstrItinClass;
253def IIC_fpCVTSD : InstrItinClass;
254def IIC_fpCVTDS : InstrItinClass;
Anton Korobeynikov4c1da0f2010-04-07 18:19:46 +0000255def IIC_fpCVTSH : InstrItinClass;
256def IIC_fpCVTHS : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000257def IIC_fpCVTIH : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000258def IIC_fpCVTIS : InstrItinClass;
259def IIC_fpCVTID : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000260def IIC_fpCVTHI : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000261def IIC_fpCVTSI : InstrItinClass;
262def IIC_fpCVTDI : InstrItinClass;
Anton Korobeynikov20637052010-04-07 18:20:02 +0000263def IIC_fpMOVIS : InstrItinClass;
264def IIC_fpMOVID : InstrItinClass;
265def IIC_fpMOVSI : InstrItinClass;
266def IIC_fpMOVDI : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000267def IIC_fpALU16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000268def IIC_fpALU32 : InstrItinClass;
269def IIC_fpALU64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000270def IIC_fpMUL16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000271def IIC_fpMUL32 : InstrItinClass;
272def IIC_fpMUL64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000273def IIC_fpMAC16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000274def IIC_fpMAC32 : InstrItinClass;
275def IIC_fpMAC64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000276def IIC_fpFMAC16 : InstrItinClass;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000277def IIC_fpFMAC32 : InstrItinClass;
278def IIC_fpFMAC64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000279def IIC_fpDIV16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000280def IIC_fpDIV32 : InstrItinClass;
281def IIC_fpDIV64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000282def IIC_fpSQRT16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000283def IIC_fpSQRT32 : InstrItinClass;
284def IIC_fpSQRT64 : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000285def IIC_fpLoad16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000286def IIC_fpLoad32 : InstrItinClass;
287def IIC_fpLoad64 : InstrItinClass;
Andrew Trickf161e392012-07-02 18:10:42 +0000288def IIC_fpLoad_m : InstrItinClass;
289def IIC_fpLoad_mu : InstrItinClass;
Oliver Stannard65b85382016-01-25 10:26:26 +0000290def IIC_fpStore16 : InstrItinClass;
David Goodwin50902732009-09-21 20:52:17 +0000291def IIC_fpStore32 : InstrItinClass;
292def IIC_fpStore64 : InstrItinClass;
Andrew Trickf161e392012-07-02 18:10:42 +0000293def IIC_fpStore_m : InstrItinClass;
294def IIC_fpStore_mu : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000295def IIC_VLD1 : InstrItinClass;
Evan Cheng05f13e92010-10-09 01:03:04 +0000296def IIC_VLD1x2 : InstrItinClass;
297def IIC_VLD1x3 : InstrItinClass;
298def IIC_VLD1x4 : InstrItinClass;
299def IIC_VLD1u : InstrItinClass;
300def IIC_VLD1x2u : InstrItinClass;
301def IIC_VLD1x3u : InstrItinClass;
302def IIC_VLD1x4u : InstrItinClass;
Bob Wilsondc449902010-11-01 22:04:05 +0000303def IIC_VLD1ln : InstrItinClass;
304def IIC_VLD1lnu : InstrItinClass;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000305def IIC_VLD1dup : InstrItinClass;
306def IIC_VLD1dupu : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000307def IIC_VLD2 : InstrItinClass;
Evan Cheng05f13e92010-10-09 01:03:04 +0000308def IIC_VLD2x2 : InstrItinClass;
309def IIC_VLD2u : InstrItinClass;
310def IIC_VLD2x2u : InstrItinClass;
311def IIC_VLD2ln : InstrItinClass;
312def IIC_VLD2lnu : InstrItinClass;
Bob Wilson2d790df2010-11-28 06:51:26 +0000313def IIC_VLD2dup : InstrItinClass;
314def IIC_VLD2dupu : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000315def IIC_VLD3 : InstrItinClass;
Evan Chenga7624002010-10-09 01:45:34 +0000316def IIC_VLD3ln : InstrItinClass;
317def IIC_VLD3u : InstrItinClass;
318def IIC_VLD3lnu : InstrItinClass;
Bob Wilson77ab1652010-11-29 19:35:29 +0000319def IIC_VLD3dup : InstrItinClass;
320def IIC_VLD3dupu : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000321def IIC_VLD4 : InstrItinClass;
Evan Chengd7a404d2010-10-09 04:07:58 +0000322def IIC_VLD4ln : InstrItinClass;
323def IIC_VLD4u : InstrItinClass;
324def IIC_VLD4lnu : InstrItinClass;
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000325def IIC_VLD4dup : InstrItinClass;
326def IIC_VLD4dupu : InstrItinClass;
Evan Cheng94ad0082010-10-11 22:03:18 +0000327def IIC_VST1 : InstrItinClass;
328def IIC_VST1x2 : InstrItinClass;
329def IIC_VST1x3 : InstrItinClass;
330def IIC_VST1x4 : InstrItinClass;
331def IIC_VST1u : InstrItinClass;
332def IIC_VST1x2u : InstrItinClass;
333def IIC_VST1x3u : InstrItinClass;
334def IIC_VST1x4u : InstrItinClass;
Bob Wilsond80b29d2010-11-02 21:18:25 +0000335def IIC_VST1ln : InstrItinClass;
336def IIC_VST1lnu : InstrItinClass;
Evan Cheng94ad0082010-10-11 22:03:18 +0000337def IIC_VST2 : InstrItinClass;
338def IIC_VST2x2 : InstrItinClass;
339def IIC_VST2u : InstrItinClass;
340def IIC_VST2x2u : InstrItinClass;
341def IIC_VST2ln : InstrItinClass;
342def IIC_VST2lnu : InstrItinClass;
343def IIC_VST3 : InstrItinClass;
344def IIC_VST3u : InstrItinClass;
345def IIC_VST3ln : InstrItinClass;
346def IIC_VST3lnu : InstrItinClass;
347def IIC_VST4 : InstrItinClass;
348def IIC_VST4u : InstrItinClass;
349def IIC_VST4ln : InstrItinClass;
350def IIC_VST4lnu : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000351def IIC_VUNAD : InstrItinClass;
352def IIC_VUNAQ : InstrItinClass;
353def IIC_VBIND : InstrItinClass;
354def IIC_VBINQ : InstrItinClass;
Evan Chenge790afc2010-10-11 23:41:41 +0000355def IIC_VPBIND : InstrItinClass;
356def IIC_VFMULD : InstrItinClass;
357def IIC_VFMULQ : InstrItinClass;
Evan Cheng2a5d7642010-10-01 20:50:58 +0000358def IIC_VMOV : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000359def IIC_VMOVImm : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000360def IIC_VMOVD : InstrItinClass;
361def IIC_VMOVQ : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000362def IIC_VMOVIS : InstrItinClass;
363def IIC_VMOVID : InstrItinClass;
364def IIC_VMOVISL : InstrItinClass;
365def IIC_VMOVSI : InstrItinClass;
366def IIC_VMOVDI : InstrItinClass;
Evan Cheng2a5d7642010-10-01 20:50:58 +0000367def IIC_VMOVN : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000368def IIC_VPERMD : InstrItinClass;
369def IIC_VPERMQ : InstrItinClass;
370def IIC_VPERMQ3 : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000371def IIC_VMACD : InstrItinClass;
372def IIC_VMACQ : InstrItinClass;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000373def IIC_VFMACD : InstrItinClass;
374def IIC_VFMACQ : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000375def IIC_VRECSD : InstrItinClass;
376def IIC_VRECSQ : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000377def IIC_VCNTiD : InstrItinClass;
378def IIC_VCNTiQ : InstrItinClass;
379def IIC_VUNAiD : InstrItinClass;
380def IIC_VUNAiQ : InstrItinClass;
381def IIC_VQUNAiD : InstrItinClass;
382def IIC_VQUNAiQ : InstrItinClass;
383def IIC_VBINiD : InstrItinClass;
384def IIC_VBINiQ : InstrItinClass;
385def IIC_VSUBiD : InstrItinClass;
386def IIC_VSUBiQ : InstrItinClass;
387def IIC_VBINi4D : InstrItinClass;
388def IIC_VBINi4Q : InstrItinClass;
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +0000389def IIC_VSUBi4D : InstrItinClass;
390def IIC_VSUBi4Q : InstrItinClass;
Anton Korobeynikova248bec2010-04-07 18:20:42 +0000391def IIC_VABAD : InstrItinClass;
392def IIC_VABAQ : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000393def IIC_VSHLiD : InstrItinClass;
394def IIC_VSHLiQ : InstrItinClass;
395def IIC_VSHLi4D : InstrItinClass;
396def IIC_VSHLi4Q : InstrItinClass;
397def IIC_VPALiD : InstrItinClass;
398def IIC_VPALiQ : InstrItinClass;
David Goodwinafcaf792009-09-23 21:38:08 +0000399def IIC_VMULi16D : InstrItinClass;
400def IIC_VMULi32D : InstrItinClass;
401def IIC_VMULi16Q : InstrItinClass;
402def IIC_VMULi32Q : InstrItinClass;
David Goodwinbea68482009-09-25 18:38:29 +0000403def IIC_VMACi16D : InstrItinClass;
404def IIC_VMACi32D : InstrItinClass;
405def IIC_VMACi16Q : InstrItinClass;
406def IIC_VMACi32Q : InstrItinClass;
407def IIC_VEXTD : InstrItinClass;
408def IIC_VEXTQ : InstrItinClass;
409def IIC_VTB1 : InstrItinClass;
410def IIC_VTB2 : InstrItinClass;
411def IIC_VTB3 : InstrItinClass;
412def IIC_VTB4 : InstrItinClass;
413def IIC_VTBX1 : InstrItinClass;
414def IIC_VTBX2 : InstrItinClass;
415def IIC_VTBX3 : InstrItinClass;
416def IIC_VTBX4 : InstrItinClass;
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000417def IIC_VDOTPROD : InstrItinClass;
Evan Cheng4e712de2009-06-19 01:51:50 +0000418
419//===----------------------------------------------------------------------===//
420// Processor instruction itineraries.
421
Evan Cheng4e712de2009-06-19 01:51:50 +0000422include "ARMScheduleV6.td"
Anton Korobeynikov090323a2010-04-07 18:22:11 +0000423include "ARMScheduleA8.td"
424include "ARMScheduleA9.td"
Bob Wilsone8a549c2012-09-29 21:43:49 +0000425include "ARMScheduleSwift.td"
Javed Absarf043dac2016-11-15 11:34:54 +0000426include "ARMScheduleR52.td"
Javed Absar4ae7e8122017-06-02 08:53:19 +0000427include "ARMScheduleA57.td"
John Brawn75d76e52017-06-28 14:11:15 +0000428include "ARMScheduleM3.td"