Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrExtension.td - Sign and Zero Extensions ----*- tablegen -*-===// |
| 2 | // |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the sign and zero extension operations. |
| 11 | // |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | let hasSideEffects = 0 in { |
| 15 | let Defs = [AX], Uses = [AL] in // AX = signext(AL) |
| 16 | def CBW : I<0x98, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 17 | "{cbtw|cbw}", []>, OpSize16, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 18 | let Defs = [EAX], Uses = [AX] in // EAX = signext(AX) |
| 19 | def CWDE : I<0x98, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 20 | "{cwtl|cwde}", []>, OpSize32, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 21 | |
| 22 | let Defs = [AX,DX], Uses = [AX] in // DX:AX = signext(AX) |
| 23 | def CWD : I<0x99, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 24 | "{cwtd|cwd}", []>, OpSize16, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 25 | let Defs = [EAX,EDX], Uses = [EAX] in // EDX:EAX = signext(EAX) |
| 26 | def CDQ : I<0x99, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 27 | "{cltd|cdq}", []>, OpSize32, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 28 | |
| 29 | |
| 30 | let Defs = [RAX], Uses = [EAX] in // RAX = signext(EAX) |
| 31 | def CDQE : RI<0x98, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 32 | "{cltq|cdqe}", []>, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 33 | |
| 34 | let Defs = [RAX,RDX], Uses = [RAX] in // RDX:RAX = signext(RAX) |
| 35 | def CQO : RI<0x99, RawFrm, (outs), (ins), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 36 | "{cqto|cqo}", []>, Sched<[WriteALU]>; |
Simon Pilgrim | 6d89f40 | 2017-12-11 17:01:21 +0000 | [diff] [blame] | 37 | } |
| 38 | |
| 39 | // Sign/Zero extenders |
| 40 | let hasSideEffects = 0 in { |
| 41 | def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 42 | "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 43 | TB, OpSize16, Sched<[WriteALU]>; |
Craig Topper | efd9704 | 2012-07-30 07:14:07 +0000 | [diff] [blame] | 44 | let mayLoad = 1 in |
Stuart Hastings | 91f1d24 | 2011-05-20 19:04:40 +0000 | [diff] [blame] | 45 | def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 46 | "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 47 | TB, OpSize16, Sched<[WriteALULd]>; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 48 | } // hasSideEffects = 0 |
Stuart Hastings | 91f1d24 | 2011-05-20 19:04:40 +0000 | [diff] [blame] | 49 | def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8:$src), |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 50 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 51 | [(set GR32:$dst, (sext GR8:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 52 | OpSize32, Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 53 | def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
| 54 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 55 | [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 56 | OpSize32, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 57 | def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
| 58 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 59 | [(set GR32:$dst, (sext GR16:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 60 | OpSize32, Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 61 | def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
| 62 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 63 | [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 64 | OpSize32, TB, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 65 | |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 66 | let hasSideEffects = 0 in { |
Stuart Hastings | 91f1d24 | 2011-05-20 19:04:40 +0000 | [diff] [blame] | 67 | def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 68 | "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 69 | TB, OpSize16, Sched<[WriteALU]>; |
Craig Topper | efd9704 | 2012-07-30 07:14:07 +0000 | [diff] [blame] | 70 | let mayLoad = 1 in |
Stuart Hastings | 91f1d24 | 2011-05-20 19:04:40 +0000 | [diff] [blame] | 71 | def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 72 | "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 73 | TB, OpSize16, Sched<[WriteALULd]>; |
Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 74 | } // hasSideEffects = 0 |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 75 | def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
| 76 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 77 | [(set GR32:$dst, (zext GR8:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 78 | OpSize32, Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 79 | def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
| 80 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 81 | [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 82 | OpSize32, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 83 | def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
| 84 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 85 | [(set GR32:$dst, (zext GR16:$src))]>, TB, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 86 | OpSize32, Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 87 | def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
| 88 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 89 | [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 90 | TB, OpSize32, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 91 | |
Craig Topper | 95f421c | 2018-04-13 23:57:54 +0000 | [diff] [blame] | 92 | // These instructions exist as a consequence of operand size prefix having |
| 93 | // control of the destination size, but not the input size. Only support them |
| 94 | // for the disassembler. |
| 95 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
| 96 | def MOVSX16rr16: I<0xBF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
| 97 | "movs{ww|x}\t{$src, $dst|$dst, $src}", |
Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 98 | []>, TB, OpSize16, Sched<[WriteALU]>, NotMemoryFoldable; |
Craig Topper | 95f421c | 2018-04-13 23:57:54 +0000 | [diff] [blame] | 99 | def MOVZX16rr16: I<0xB7, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
| 100 | "movz{ww|x}\t{$src, $dst|$dst, $src}", |
Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 101 | []>, TB, OpSize16, Sched<[WriteALU]>, NotMemoryFoldable; |
Craig Topper | 95f421c | 2018-04-13 23:57:54 +0000 | [diff] [blame] | 102 | let mayLoad = 1 in { |
| 103 | def MOVSX16rm16: I<0xBF, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
| 104 | "movs{ww|x}\t{$src, $dst|$dst, $src}", |
Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 105 | []>, OpSize16, TB, Sched<[WriteALULd]>, NotMemoryFoldable; |
Craig Topper | 95f421c | 2018-04-13 23:57:54 +0000 | [diff] [blame] | 106 | def MOVZX16rm16: I<0xB7, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
| 107 | "movz{ww|x}\t{$src, $dst|$dst, $src}", |
Craig Topper | 29f22d7 | 2018-06-16 23:25:50 +0000 | [diff] [blame] | 108 | []>, TB, OpSize16, Sched<[WriteALULd]>, NotMemoryFoldable; |
Craig Topper | 95f421c | 2018-04-13 23:57:54 +0000 | [diff] [blame] | 109 | } // mayLoad = 1 |
| 110 | } // isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 |
| 111 | |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 112 | // These are the same as the regular MOVZX32rr8 and MOVZX32rm8 |
| 113 | // except that they use GR32_NOREX for the output operand register class |
| 114 | // instead of GR32. This allows them to operate on h registers on x86-64. |
Craig Topper | c16a4729 | 2017-09-27 20:34:17 +0000 | [diff] [blame] | 115 | let hasSideEffects = 0, isCodeGenOnly = 1 in { |
Craig Topper | ad7c685 | 2018-03-20 05:00:20 +0000 | [diff] [blame] | 116 | def MOVZX32rr8_NOREX : I<0xB6, MRMSrcReg, |
Jakob Stoklund Olesen | 464fcc0 | 2011-10-07 20:15:54 +0000 | [diff] [blame] | 117 | (outs GR32_NOREX:$dst), (ins GR8_NOREX:$src), |
Craig Topper | e5aea25 | 2018-01-23 05:37:00 +0000 | [diff] [blame] | 118 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 119 | []>, TB, OpSize32, Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 120 | let mayLoad = 1 in |
Craig Topper | ad7c685 | 2018-03-20 05:00:20 +0000 | [diff] [blame] | 121 | def MOVZX32rm8_NOREX : I<0xB6, MRMSrcMem, |
Jakob Stoklund Olesen | 464fcc0 | 2011-10-07 20:15:54 +0000 | [diff] [blame] | 122 | (outs GR32_NOREX:$dst), (ins i8mem_NOREX:$src), |
Craig Topper | e5aea25 | 2018-01-23 05:37:00 +0000 | [diff] [blame] | 123 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 124 | []>, TB, OpSize32, Sched<[WriteALULd]>; |
Ahmed Bougacha | 12eb558 | 2014-11-03 20:26:35 +0000 | [diff] [blame] | 125 | |
Craig Topper | ad7c685 | 2018-03-20 05:00:20 +0000 | [diff] [blame] | 126 | def MOVSX32rr8_NOREX : I<0xBE, MRMSrcReg, |
Ahmed Bougacha | 12eb558 | 2014-11-03 20:26:35 +0000 | [diff] [blame] | 127 | (outs GR32_NOREX:$dst), (ins GR8_NOREX:$src), |
Craig Topper | e5aea25 | 2018-01-23 05:37:00 +0000 | [diff] [blame] | 128 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 129 | []>, TB, OpSize32, Sched<[WriteALU]>; |
Ahmed Bougacha | 12eb558 | 2014-11-03 20:26:35 +0000 | [diff] [blame] | 130 | let mayLoad = 1 in |
Craig Topper | ad7c685 | 2018-03-20 05:00:20 +0000 | [diff] [blame] | 131 | def MOVSX32rm8_NOREX : I<0xBE, MRMSrcMem, |
Ahmed Bougacha | 12eb558 | 2014-11-03 20:26:35 +0000 | [diff] [blame] | 132 | (outs GR32_NOREX:$dst), (ins i8mem_NOREX:$src), |
Craig Topper | e5aea25 | 2018-01-23 05:37:00 +0000 | [diff] [blame] | 133 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 134 | []>, TB, OpSize32, Sched<[WriteALULd]>; |
Craig Topper | c6b7ef6 | 2012-07-30 06:48:11 +0000 | [diff] [blame] | 135 | } |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 136 | |
| 137 | // MOVSX64rr8 always has a REX prefix and it has an 8-bit register |
| 138 | // operand, which makes it a rare instruction with an 8-bit register |
| 139 | // operand that can never access an h register. If support for h registers |
| 140 | // were generalized, this would require a special register class. |
| 141 | def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src), |
| 142 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 143 | [(set GR64:$dst, (sext GR8:$src))]>, TB, |
Jakob Stoklund Olesen | af39940 | 2013-03-19 18:03:58 +0000 | [diff] [blame] | 144 | Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 145 | def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src), |
| 146 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 147 | [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, |
Jakob Stoklund Olesen | af39940 | 2013-03-19 18:03:58 +0000 | [diff] [blame] | 148 | TB, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 149 | def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
| 150 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 151 | [(set GR64:$dst, (sext GR16:$src))]>, TB, |
Jakob Stoklund Olesen | af39940 | 2013-03-19 18:03:58 +0000 | [diff] [blame] | 152 | Sched<[WriteALU]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 153 | def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
| 154 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 155 | [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, |
Jakob Stoklund Olesen | af39940 | 2013-03-19 18:03:58 +0000 | [diff] [blame] | 156 | TB, Sched<[WriteALULd]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 157 | def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
| 158 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 159 | [(set GR64:$dst, (sext GR32:$src))]>, |
Craig Topper | ce25047 | 2015-02-03 11:03:43 +0000 | [diff] [blame] | 160 | Sched<[WriteALU]>, Requires<[In64BitMode]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 161 | def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src), |
| 162 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 163 | [(set GR64:$dst, (sextloadi64i32 addr:$src))]>, |
Craig Topper | ce25047 | 2015-02-03 11:03:43 +0000 | [diff] [blame] | 164 | Sched<[WriteALULd]>, Requires<[In64BitMode]>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 165 | |
Craig Topper | 49225d0 | 2018-10-02 18:16:19 +0000 | [diff] [blame] | 166 | // These instructions exist as a consequence of operand size prefix having |
| 167 | // control of the destination size, but not the input size. Only support them |
| 168 | // for the disassembler. |
| 169 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
| 170 | def MOVSX16rr32: I<0x63, MRMSrcReg, (outs GR16:$dst), (ins GR32:$src), |
| 171 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>, |
| 172 | Sched<[WriteALU]>, OpSize16, Requires<[In64BitMode]>; |
| 173 | def MOVSX32rr32: I<0x63, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
| 174 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>, |
| 175 | Sched<[WriteALU]>, OpSize32, Requires<[In64BitMode]>; |
| 176 | let mayLoad = 1 in { |
| 177 | def MOVSX16rm32: I<0x63, MRMSrcMem, (outs GR16:$dst), (ins i32mem:$src), |
| 178 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>, |
| 179 | Sched<[WriteALULd]>, OpSize16, Requires<[In64BitMode]>; |
| 180 | def MOVSX32rm32: I<0x63, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| 181 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>, |
| 182 | Sched<[WriteALULd]>, OpSize32, Requires<[In64BitMode]>; |
| 183 | } // mayLoad = 1 |
| 184 | } // isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 |
| 185 | |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 186 | // movzbq and movzwq encodings for the disassembler |
Craig Topper | 0b16555 | 2016-01-07 05:57:39 +0000 | [diff] [blame] | 187 | let hasSideEffects = 0 in { |
| 188 | def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 189 | "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 0b16555 | 2016-01-07 05:57:39 +0000 | [diff] [blame] | 190 | TB, Sched<[WriteALU]>; |
| 191 | let mayLoad = 1 in |
| 192 | def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 193 | "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 0b16555 | 2016-01-07 05:57:39 +0000 | [diff] [blame] | 194 | TB, Sched<[WriteALULd]>; |
| 195 | def MOVZX64rr16 : RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 196 | "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 0b16555 | 2016-01-07 05:57:39 +0000 | [diff] [blame] | 197 | TB, Sched<[WriteALU]>; |
| 198 | let mayLoad = 1 in |
| 199 | def MOVZX64rm16 : RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
Simon Pilgrim | dec781c | 2018-04-12 18:25:38 +0000 | [diff] [blame] | 200 | "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 0b16555 | 2016-01-07 05:57:39 +0000 | [diff] [blame] | 201 | TB, Sched<[WriteALULd]>; |
| 202 | } |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 203 | |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 204 | // 64-bit zero-extension patterns use SUBREG_TO_REG and an operation writing a |
| 205 | // 32-bit register. |
| 206 | def : Pat<(i64 (zext GR8:$src)), |
| 207 | (SUBREG_TO_REG (i64 0), (MOVZX32rr8 GR8:$src), sub_32bit)>; |
| 208 | def : Pat<(zextloadi64i8 addr:$src), |
| 209 | (SUBREG_TO_REG (i64 0), (MOVZX32rm8 addr:$src), sub_32bit)>; |
Chris Lattner | 9492c17 | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 210 | |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 211 | def : Pat<(i64 (zext GR16:$src)), |
| 212 | (SUBREG_TO_REG (i64 0), (MOVZX32rr16 GR16:$src), sub_32bit)>; |
| 213 | def : Pat<(zextloadi64i16 addr:$src), |
| 214 | (SUBREG_TO_REG (i64 0), (MOVZX32rm16 addr:$src), sub_32bit)>; |
Chris Lattner | 89497a9 | 2010-10-05 06:52:35 +0000 | [diff] [blame] | 215 | |
Tim Northover | 04eb423 | 2013-05-30 10:43:18 +0000 | [diff] [blame] | 216 | // The preferred way to do 32-bit-to-64-bit zero extension on x86-64 is to use a |
| 217 | // SUBREG_TO_REG to utilize implicit zero-extension, however this isn't possible |
| 218 | // when the 32-bit value is defined by a truncate or is copied from something |
| 219 | // where the high bits aren't necessarily all zero. In such cases, we fall back |
| 220 | // to these explicit zext instructions. |
| 221 | def : Pat<(i64 (zext GR32:$src)), |
| 222 | (SUBREG_TO_REG (i64 0), (MOV32rr GR32:$src), sub_32bit)>; |
| 223 | def : Pat<(i64 (zextloadi64i32 addr:$src)), |
| 224 | (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), sub_32bit)>; |