blob: c24d6d5b8df1d10db102865c1d6d7d1d06b00021 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrExtension.td - Sign and Zero Extensions ----*- tablegen -*-===//
2//
Chris Lattner89497a92010-10-05 06:52:35 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner89497a92010-10-05 06:52:35 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the sign and zero extension operations.
11//
Simon Pilgrim6d89f402017-12-11 17:01:21 +000012//===----------------------------------------------------------------------===//
13
14let hasSideEffects = 0 in {
15 let Defs = [AX], Uses = [AL] in // AX = signext(AL)
16 def CBW : I<0x98, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000017 "{cbtw|cbw}", []>, OpSize16, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000018 let Defs = [EAX], Uses = [AX] in // EAX = signext(AX)
19 def CWDE : I<0x98, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000020 "{cwtl|cwde}", []>, OpSize32, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000021
22 let Defs = [AX,DX], Uses = [AX] in // DX:AX = signext(AX)
23 def CWD : I<0x99, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000024 "{cwtd|cwd}", []>, OpSize16, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000025 let Defs = [EAX,EDX], Uses = [EAX] in // EDX:EAX = signext(EAX)
26 def CDQ : I<0x99, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000027 "{cltd|cdq}", []>, OpSize32, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000028
29
30 let Defs = [RAX], Uses = [EAX] in // RAX = signext(EAX)
31 def CDQE : RI<0x98, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000032 "{cltq|cdqe}", []>, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000033
34 let Defs = [RAX,RDX], Uses = [RAX] in // RDX:RAX = signext(RAX)
35 def CQO : RI<0x99, RawFrm, (outs), (ins),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000036 "{cqto|cqo}", []>, Sched<[WriteALU]>;
Simon Pilgrim6d89f402017-12-11 17:01:21 +000037}
38
39// Sign/Zero extenders
40let hasSideEffects = 0 in {
41def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000042 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topperfa6298a2014-02-02 09:25:09 +000043 TB, OpSize16, Sched<[WriteALU]>;
Craig Topperefd97042012-07-30 07:14:07 +000044let mayLoad = 1 in
Stuart Hastings91f1d242011-05-20 19:04:40 +000045def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000046 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topperfa6298a2014-02-02 09:25:09 +000047 TB, OpSize16, Sched<[WriteALULd]>;
Craig Topperc50d64b2014-11-26 00:46:26 +000048} // hasSideEffects = 0
Stuart Hastings91f1d242011-05-20 19:04:40 +000049def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8:$src),
Chris Lattner89497a92010-10-05 06:52:35 +000050 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000051 [(set GR32:$dst, (sext GR8:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000052 OpSize32, Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +000053def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
54 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000055 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000056 OpSize32, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +000057def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
58 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000059 [(set GR32:$dst, (sext GR16:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000060 OpSize32, Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +000061def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
62 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000063 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>,
Craig Topperfa6298a2014-02-02 09:25:09 +000064 OpSize32, TB, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +000065
Craig Topperc50d64b2014-11-26 00:46:26 +000066let hasSideEffects = 0 in {
Stuart Hastings91f1d242011-05-20 19:04:40 +000067def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000068 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topperfa6298a2014-02-02 09:25:09 +000069 TB, OpSize16, Sched<[WriteALU]>;
Craig Topperefd97042012-07-30 07:14:07 +000070let mayLoad = 1 in
Stuart Hastings91f1d242011-05-20 19:04:40 +000071def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +000072 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topperfa6298a2014-02-02 09:25:09 +000073 TB, OpSize16, Sched<[WriteALULd]>;
Craig Topperc50d64b2014-11-26 00:46:26 +000074} // hasSideEffects = 0
Chris Lattner89497a92010-10-05 06:52:35 +000075def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
76 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000077 [(set GR32:$dst, (zext GR8:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000078 OpSize32, Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +000079def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
80 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000081 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000082 OpSize32, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +000083def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
84 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000085 [(set GR32:$dst, (zext GR16:$src))]>, TB,
Craig Topperfa6298a2014-02-02 09:25:09 +000086 OpSize32, Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +000087def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
88 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +000089 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>,
Craig Topperfa6298a2014-02-02 09:25:09 +000090 TB, OpSize32, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +000091
Craig Topper95f421c2018-04-13 23:57:54 +000092// These instructions exist as a consequence of operand size prefix having
93// control of the destination size, but not the input size. Only support them
94// for the disassembler.
95let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
96def MOVSX16rr16: I<0xBF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
97 "movs{ww|x}\t{$src, $dst|$dst, $src}",
Craig Topper29f22d72018-06-16 23:25:50 +000098 []>, TB, OpSize16, Sched<[WriteALU]>, NotMemoryFoldable;
Craig Topper95f421c2018-04-13 23:57:54 +000099def MOVZX16rr16: I<0xB7, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
100 "movz{ww|x}\t{$src, $dst|$dst, $src}",
Craig Topper29f22d72018-06-16 23:25:50 +0000101 []>, TB, OpSize16, Sched<[WriteALU]>, NotMemoryFoldable;
Craig Topper95f421c2018-04-13 23:57:54 +0000102let mayLoad = 1 in {
103def MOVSX16rm16: I<0xBF, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
104 "movs{ww|x}\t{$src, $dst|$dst, $src}",
Craig Topper29f22d72018-06-16 23:25:50 +0000105 []>, OpSize16, TB, Sched<[WriteALULd]>, NotMemoryFoldable;
Craig Topper95f421c2018-04-13 23:57:54 +0000106def MOVZX16rm16: I<0xB7, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
107 "movz{ww|x}\t{$src, $dst|$dst, $src}",
Craig Topper29f22d72018-06-16 23:25:50 +0000108 []>, TB, OpSize16, Sched<[WriteALULd]>, NotMemoryFoldable;
Craig Topper95f421c2018-04-13 23:57:54 +0000109} // mayLoad = 1
110} // isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0
111
Chris Lattner89497a92010-10-05 06:52:35 +0000112// These are the same as the regular MOVZX32rr8 and MOVZX32rm8
113// except that they use GR32_NOREX for the output operand register class
114// instead of GR32. This allows them to operate on h registers on x86-64.
Craig Topperc16a47292017-09-27 20:34:17 +0000115let hasSideEffects = 0, isCodeGenOnly = 1 in {
Craig Topperad7c6852018-03-20 05:00:20 +0000116def MOVZX32rr8_NOREX : I<0xB6, MRMSrcReg,
Jakob Stoklund Olesen464fcc02011-10-07 20:15:54 +0000117 (outs GR32_NOREX:$dst), (ins GR8_NOREX:$src),
Craig Toppere5aea252018-01-23 05:37:00 +0000118 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000119 []>, TB, OpSize32, Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000120let mayLoad = 1 in
Craig Topperad7c6852018-03-20 05:00:20 +0000121def MOVZX32rm8_NOREX : I<0xB6, MRMSrcMem,
Jakob Stoklund Olesen464fcc02011-10-07 20:15:54 +0000122 (outs GR32_NOREX:$dst), (ins i8mem_NOREX:$src),
Craig Toppere5aea252018-01-23 05:37:00 +0000123 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000124 []>, TB, OpSize32, Sched<[WriteALULd]>;
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000125
Craig Topperad7c6852018-03-20 05:00:20 +0000126def MOVSX32rr8_NOREX : I<0xBE, MRMSrcReg,
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000127 (outs GR32_NOREX:$dst), (ins GR8_NOREX:$src),
Craig Toppere5aea252018-01-23 05:37:00 +0000128 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000129 []>, TB, OpSize32, Sched<[WriteALU]>;
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000130let mayLoad = 1 in
Craig Topperad7c6852018-03-20 05:00:20 +0000131def MOVSX32rm8_NOREX : I<0xBE, MRMSrcMem,
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000132 (outs GR32_NOREX:$dst), (ins i8mem_NOREX:$src),
Craig Toppere5aea252018-01-23 05:37:00 +0000133 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000134 []>, TB, OpSize32, Sched<[WriteALULd]>;
Craig Topperc6b7ef62012-07-30 06:48:11 +0000135}
Chris Lattner89497a92010-10-05 06:52:35 +0000136
137// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
138// operand, which makes it a rare instruction with an 8-bit register
139// operand that can never access an h register. If support for h registers
140// were generalized, this would require a special register class.
141def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
142 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000143 [(set GR64:$dst, (sext GR8:$src))]>, TB,
Jakob Stoklund Olesenaf399402013-03-19 18:03:58 +0000144 Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000145def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
146 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000147 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>,
Jakob Stoklund Olesenaf399402013-03-19 18:03:58 +0000148 TB, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000149def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
150 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000151 [(set GR64:$dst, (sext GR16:$src))]>, TB,
Jakob Stoklund Olesenaf399402013-03-19 18:03:58 +0000152 Sched<[WriteALU]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000153def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
154 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000155 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>,
Jakob Stoklund Olesenaf399402013-03-19 18:03:58 +0000156 TB, Sched<[WriteALULd]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000157def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
158 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000159 [(set GR64:$dst, (sext GR32:$src))]>,
Craig Topperce250472015-02-03 11:03:43 +0000160 Sched<[WriteALU]>, Requires<[In64BitMode]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000161def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
162 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000163 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>,
Craig Topperce250472015-02-03 11:03:43 +0000164 Sched<[WriteALULd]>, Requires<[In64BitMode]>;
Chris Lattner89497a92010-10-05 06:52:35 +0000165
Craig Topper49225d02018-10-02 18:16:19 +0000166// These instructions exist as a consequence of operand size prefix having
167// control of the destination size, but not the input size. Only support them
168// for the disassembler.
169let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
170def MOVSX16rr32: I<0x63, MRMSrcReg, (outs GR16:$dst), (ins GR32:$src),
171 "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>,
172 Sched<[WriteALU]>, OpSize16, Requires<[In64BitMode]>;
173def MOVSX32rr32: I<0x63, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
174 "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>,
175 Sched<[WriteALU]>, OpSize32, Requires<[In64BitMode]>;
176let mayLoad = 1 in {
177def MOVSX16rm32: I<0x63, MRMSrcMem, (outs GR16:$dst), (ins i32mem:$src),
178 "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>,
179 Sched<[WriteALULd]>, OpSize16, Requires<[In64BitMode]>;
180def MOVSX32rm32: I<0x63, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
181 "movs{lq|xd}\t{$src, $dst|$dst, $src}", []>,
182 Sched<[WriteALULd]>, OpSize32, Requires<[In64BitMode]>;
183} // mayLoad = 1
184} // isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0
185
Chris Lattner89497a92010-10-05 06:52:35 +0000186// movzbq and movzwq encodings for the disassembler
Craig Topper0b165552016-01-07 05:57:39 +0000187let hasSideEffects = 0 in {
188def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000189 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topper0b165552016-01-07 05:57:39 +0000190 TB, Sched<[WriteALU]>;
191let mayLoad = 1 in
192def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000193 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topper0b165552016-01-07 05:57:39 +0000194 TB, Sched<[WriteALULd]>;
195def MOVZX64rr16 : RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000196 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topper0b165552016-01-07 05:57:39 +0000197 TB, Sched<[WriteALU]>;
198let mayLoad = 1 in
199def MOVZX64rm16 : RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Simon Pilgrimdec781c2018-04-12 18:25:38 +0000200 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>,
Craig Topper0b165552016-01-07 05:57:39 +0000201 TB, Sched<[WriteALULd]>;
202}
Chris Lattner89497a92010-10-05 06:52:35 +0000203
Tim Northover04eb4232013-05-30 10:43:18 +0000204// 64-bit zero-extension patterns use SUBREG_TO_REG and an operation writing a
205// 32-bit register.
206def : Pat<(i64 (zext GR8:$src)),
207 (SUBREG_TO_REG (i64 0), (MOVZX32rr8 GR8:$src), sub_32bit)>;
208def : Pat<(zextloadi64i8 addr:$src),
209 (SUBREG_TO_REG (i64 0), (MOVZX32rm8 addr:$src), sub_32bit)>;
Chris Lattner9492c172010-10-31 19:15:18 +0000210
Tim Northover04eb4232013-05-30 10:43:18 +0000211def : Pat<(i64 (zext GR16:$src)),
212 (SUBREG_TO_REG (i64 0), (MOVZX32rr16 GR16:$src), sub_32bit)>;
213def : Pat<(zextloadi64i16 addr:$src),
214 (SUBREG_TO_REG (i64 0), (MOVZX32rm16 addr:$src), sub_32bit)>;
Chris Lattner89497a92010-10-05 06:52:35 +0000215
Tim Northover04eb4232013-05-30 10:43:18 +0000216// The preferred way to do 32-bit-to-64-bit zero extension on x86-64 is to use a
217// SUBREG_TO_REG to utilize implicit zero-extension, however this isn't possible
218// when the 32-bit value is defined by a truncate or is copied from something
219// where the high bits aren't necessarily all zero. In such cases, we fall back
220// to these explicit zext instructions.
221def : Pat<(i64 (zext GR32:$src)),
222 (SUBREG_TO_REG (i64 0), (MOV32rr GR32:$src), sub_32bit)>;
223def : Pat<(i64 (zextloadi64i32 addr:$src)),
224 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), sub_32bit)>;