blob: 6f3b3ebfa41840ea72f5001e40c3e452017f02a7 [file] [log] [blame]
Matt Arsenault8728c5f2017-08-07 14:58:04 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=GCN -check-prefix=SI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=GCN -check-prefix=GFX89 -check-prefix=GFX8 %s
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +00003; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefix=GCN -check-prefix=GFX89 -check-prefix=GFX9 %s
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +00004
5declare half @llvm.copysign.f16(half, half)
6declare float @llvm.copysign.f32(float, float)
7declare double @llvm.copysign.f64(double, double)
8declare <2 x half> @llvm.copysign.v2f16(<2 x half>, <2 x half>)
9declare <3 x half> @llvm.copysign.v3f16(<3 x half>, <3 x half>)
10declare <4 x half> @llvm.copysign.v4f16(<4 x half>, <4 x half>)
11
Alexander Timofeev982aee62017-07-04 17:32:00 +000012declare i32 @llvm.amdgcn.workitem.id.x()
13
Matt Arsenaulteb522e62017-02-27 22:15:25 +000014; GCN-LABEL: {{^}}test_copysign_f16:
Alexander Timofeev982aee62017-07-04 17:32:00 +000015; SI: {{buffer|flat}}_load_ushort v[[MAG:[0-9]+]]
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +000016; SI: {{buffer|flat}}_load_ushort v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000017; SI: s_brev_b32 s[[CONST:[0-9]+]], -2
Stanislav Mekhanoshin79da2a72017-03-11 00:29:27 +000018; SI-DAG: v_cvt_f32_f16_e32 v[[MAG_F32:[0-9]+]], v[[MAG]]
19; SI-DAG: v_cvt_f32_f16_e32 v[[SIGN_F32:[0-9]+]], v[[SIGN]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000020; SI: v_bfi_b32 v[[OUT_F32:[0-9]+]], s[[CONST]], v[[MAG_F32]], v[[SIGN_F32]]
21; SI: v_cvt_f16_f32_e32 v[[OUT:[0-9]+]], v[[OUT_F32]]
Alexander Timofeev982aee62017-07-04 17:32:00 +000022; GFX89: {{buffer|flat}}_load_ushort v[[MAG:[0-9]+]]
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +000023; GFX89: {{buffer|flat}}_load_ushort v[[SIGN:[0-9]+]]
Matt Arsenault5cf42712017-04-06 20:58:30 +000024; GFX89: s_movk_i32 s[[CONST:[0-9]+]], 0x7fff
25; GFX89: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG]], v[[SIGN]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000026; GCN: buffer_store_short v[[OUT]]
27; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000028define amdgpu_kernel void @test_copysign_f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000029 half addrspace(1)* %arg_out,
30 half addrspace(1)* %arg_mag,
31 half addrspace(1)* %arg_sign) {
32entry:
Matt Arsenault8c4a3522018-06-26 19:10:00 +000033 %mag = load volatile half, half addrspace(1)* %arg_mag
34 %sign = load volatile half, half addrspace(1)* %arg_sign
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000035 %out = call half @llvm.copysign.f16(half %mag, half %sign)
36 store half %out, half addrspace(1)* %arg_out
37 ret void
38}
39
Matt Arsenaulteb522e62017-02-27 22:15:25 +000040; GCN-LABEL: {{^}}test_copysign_out_f32_mag_f16_sign_f32:
Matt Arsenault4e309b02017-07-29 01:03:53 +000041; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[MAG:[0-9]+]]
42; GCN-DAG: {{buffer|flat|global}}_load_dword v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000043; GCN-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
44; GCN-DAG: v_cvt_f32_f16_e32 v[[MAG_EXT:[0-9]+]], v[[MAG]]
45; GCN: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG_EXT]], v[[SIGN]]
46; GCN: buffer_store_dword v[[OUT]]
47; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000048define amdgpu_kernel void @test_copysign_out_f32_mag_f16_sign_f32(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000049 float addrspace(1)* %arg_out,
50 half addrspace(1)* %arg_mag,
51 float addrspace(1)* %arg_sign) {
52entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +000053 %tid = call i32 @llvm.amdgcn.workitem.id.x()
54 %arg_mag_gep = getelementptr half, half addrspace(1)* %arg_mag, i32 %tid
55 %mag = load half, half addrspace(1)* %arg_mag_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000056 %mag.ext = fpext half %mag to float
Alexander Timofeev982aee62017-07-04 17:32:00 +000057 %arg_sign_gep = getelementptr float, float addrspace(1)* %arg_sign, i32 %tid
58 %sign = load float, float addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000059 %out = call float @llvm.copysign.f32(float %mag.ext, float %sign)
60 store float %out, float addrspace(1)* %arg_out
61 ret void
62}
63
Matt Arsenaulteb522e62017-02-27 22:15:25 +000064; GCN-LABEL: {{^}}test_copysign_out_f64_mag_f16_sign_f64:
Matt Arsenault4e309b02017-07-29 01:03:53 +000065; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[MAG:[0-9]+]]
66; GCN-DAG: {{buffer|flat|global}}_load_dwordx2 v{{\[}}[[SIGN_LO:[0-9]+]]:[[SIGN_HI:[0-9]+]]{{\]}}
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000067; GCN-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
68; GCN-DAG: v_cvt_f32_f16_e32 v[[MAG_EXT:[0-9]+]], v[[MAG]]
69; GCN-DAG: v_cvt_f64_f32_e32 v{{\[}}[[MAG_EXT_LO:[0-9]+]]:[[MAG_EXT_HI:[0-9]+]]{{\]}}, v[[MAG_EXT]]
70; GCN: v_bfi_b32 v[[OUT_HI:[0-9]+]], s[[CONST]], v[[MAG_EXT_HI]], v[[SIGN_HI]]
71; GCN: buffer_store_dwordx2 v{{\[}}[[MAG_EXT_LO]]:[[OUT_HI]]{{\]}}
72; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000073define amdgpu_kernel void @test_copysign_out_f64_mag_f16_sign_f64(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000074 double addrspace(1)* %arg_out,
75 half addrspace(1)* %arg_mag,
76 double addrspace(1)* %arg_sign) {
77entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +000078 %tid = call i32 @llvm.amdgcn.workitem.id.x()
79 %arg_mag_gep = getelementptr half, half addrspace(1)* %arg_mag, i32 %tid
80 %mag = load half, half addrspace(1)* %arg_mag_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000081 %mag.ext = fpext half %mag to double
Alexander Timofeev982aee62017-07-04 17:32:00 +000082 %arg_sign_gep = getelementptr double, double addrspace(1)* %arg_sign, i32 %tid
83 %sign = load double, double addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000084 %out = call double @llvm.copysign.f64(double %mag.ext, double %sign)
85 store double %out, double addrspace(1)* %arg_out
86 ret void
87}
88
Matt Arsenaulteb522e62017-02-27 22:15:25 +000089; GCN-LABEL: {{^}}test_copysign_out_f32_mag_f32_sign_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000090; GCN-DAG: {{buffer|flat|global}}_load_dword v[[MAG:[0-9]+]]
91; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000092; GCN-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
93; SI-DAG: v_cvt_f32_f16_e32 v[[SIGN_F32:[0-9]+]], v[[SIGN]]
94; SI: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG]], v[[SIGN_F32]]
Matt Arsenault5cf42712017-04-06 20:58:30 +000095; GFX89-DAG: v_lshlrev_b32_e32 v[[SIGN_SHIFT:[0-9]+]], 16, v[[SIGN]]
96; GFX89: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG]], v[[SIGN_SHIFT]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +000097; GCN: buffer_store_dword v[[OUT]]
98; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000099define amdgpu_kernel void @test_copysign_out_f32_mag_f32_sign_f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000100 float addrspace(1)* %arg_out,
101 float addrspace(1)* %arg_mag,
102 half addrspace(1)* %arg_sign) {
103entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000104 %tid = call i32 @llvm.amdgcn.workitem.id.x()
105 %arg_mag_gep = getelementptr float, float addrspace(1)* %arg_mag, i32 %tid
106 %mag = load float, float addrspace(1)* %arg_mag_gep
107 %arg_sign_gep = getelementptr half, half addrspace(1)* %arg_sign, i32 %tid
108 %sign = load half, half addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000109 %sign.ext = fpext half %sign to float
110 %out = call float @llvm.copysign.f32(float %mag, float %sign.ext)
111 store float %out, float addrspace(1)* %arg_out
112 ret void
113}
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115; GCN-LABEL: {{^}}test_copysign_out_f64_mag_f64_sign_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000116; GCN-DAG: {{buffer|flat|global}}_load_dwordx2 v{{\[}}[[MAG_LO:[0-9]+]]:[[MAG_HI:[0-9]+]]{{\]}}
117; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000118; GCN-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
119; SI-DAG: v_cvt_f32_f16_e32 v[[SIGN_F32:[0-9]+]], v[[SIGN]]
120; SI: v_bfi_b32 v[[OUT_HI:[0-9]+]], s[[CONST]], v[[MAG_HI]], v[[SIGN_F32]]
Matt Arsenault5cf42712017-04-06 20:58:30 +0000121; GFX89-DAG: v_lshlrev_b32_e32 v[[SIGN_SHIFT:[0-9]+]], 16, v[[SIGN]]
122; GFX89: v_bfi_b32 v[[OUT_HI:[0-9]+]], s[[CONST]], v[[MAG_HI]], v[[SIGN_SHIFT]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000123; GCN: buffer_store_dwordx2 v{{\[}}[[MAG_LO]]:[[OUT_HI]]{{\]}}
124; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000125define amdgpu_kernel void @test_copysign_out_f64_mag_f64_sign_f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000126 double addrspace(1)* %arg_out,
127 double addrspace(1)* %arg_mag,
128 half addrspace(1)* %arg_sign) {
129entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000130 %tid = call i32 @llvm.amdgcn.workitem.id.x()
131 %arg_mag_gep = getelementptr double, double addrspace(1)* %arg_mag, i32 %tid
132 %mag = load double, double addrspace(1)* %arg_mag_gep
133 %arg_sign_gep = getelementptr half, half addrspace(1)* %arg_sign, i32 %tid
134 %sign = load half, half addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000135 %sign.ext = fpext half %sign to double
136 %out = call double @llvm.copysign.f64(double %mag, double %sign.ext)
137 store double %out, double addrspace(1)* %arg_out
138 ret void
139}
140
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000141; GCN-LABEL: {{^}}test_copysign_out_f16_mag_f16_sign_f32:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000142; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[MAG:[0-9]+]]
143; GCN-DAG: {{buffer|flat|global}}_load_dword v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000144; SI-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
145; SI-DAG: v_cvt_f32_f16_e32 v[[MAG_F32:[0-9]+]], v[[MAG]]
146; SI: v_bfi_b32 v[[OUT_F32:[0-9]+]], s[[CONST]], v[[MAG_F32]], v[[SIGN]]
147; SI: v_cvt_f16_f32_e32 v[[OUT:[0-9]+]], v[[OUT_F32]]
Matt Arsenault5cf42712017-04-06 20:58:30 +0000148; GFX89-DAG: s_movk_i32 s[[CONST:[0-9]+]], 0x7fff
149; GFX89-DAG: v_lshrrev_b32_e32 v[[SIGN_SHIFT:[0-9]+]], 16, v[[SIGN]]
150; GFX89: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG]], v[[SIGN_SHIFT]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000151; GCN: buffer_store_short v[[OUT]]
152; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000153define amdgpu_kernel void @test_copysign_out_f16_mag_f16_sign_f32(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000154 half addrspace(1)* %arg_out,
155 half addrspace(1)* %arg_mag,
156 float addrspace(1)* %arg_sign) {
157entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000158 %tid = call i32 @llvm.amdgcn.workitem.id.x()
159 %arg_mag_gep = getelementptr half, half addrspace(1)* %arg_mag, i32 %tid
160 %mag = load half, half addrspace(1)* %arg_mag_gep
161 %arg_sign_gep = getelementptr float, float addrspace(1)* %arg_sign, i32 %tid
162 %sign = load float, float addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000163 %sign.trunc = fptrunc float %sign to half
164 %out = call half @llvm.copysign.f16(half %mag, half %sign.trunc)
165 store half %out, half addrspace(1)* %arg_out
166 ret void
167}
168
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000169; GCN-LABEL: {{^}}test_copysign_out_f16_mag_f16_sign_f64:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000170; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[MAG:[0-9]+]]
171; GCN-DAG: {{buffer|flat|global}}_load_dwordx2 v{{\[}}[[SIGN_LO:[0-9]+]]:[[SIGN_HI:[0-9]+]]{{\]}}
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000172; SI-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
173; SI-DAG: v_cvt_f32_f16_e32 v[[MAG_F32:[0-9]+]], v[[MAG]]
174; SI: v_bfi_b32 v[[OUT_F32:[0-9]+]], s[[CONST]], v[[MAG_F32]], v[[SIGN_HI]]
175; SI: v_cvt_f16_f32_e32 v[[OUT:[0-9]+]], v[[OUT_F32]]
Matt Arsenault5cf42712017-04-06 20:58:30 +0000176; GFX89-DAG: s_movk_i32 s[[CONST:[0-9]+]], 0x7fff
177; GFX89-DAG: v_lshrrev_b32_e32 v[[SIGN_SHIFT:[0-9]+]], 16, v[[SIGN_HI]]
178; GFX89: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG]], v[[SIGN_SHIFT]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000179; GCN: buffer_store_short v[[OUT]]
180; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000181define amdgpu_kernel void @test_copysign_out_f16_mag_f16_sign_f64(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000182 half addrspace(1)* %arg_out,
183 half addrspace(1)* %arg_mag,
184 double addrspace(1)* %arg_sign) {
185entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000186 %tid = call i32 @llvm.amdgcn.workitem.id.x()
187 %arg_mag_gep = getelementptr half, half addrspace(1)* %arg_mag, i32 %tid
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000188 %mag = load half, half addrspace(1)* %arg_mag
Alexander Timofeev982aee62017-07-04 17:32:00 +0000189 %arg_sign_gep = getelementptr double, double addrspace(1)* %arg_sign, i32 %tid
190 %sign = load double, double addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000191 %sign.trunc = fptrunc double %sign to half
192 %out = call half @llvm.copysign.f16(half %mag, half %sign.trunc)
193 store half %out, half addrspace(1)* %arg_out
194 ret void
195}
196
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000197; GCN-LABEL: {{^}}test_copysign_out_f16_mag_f32_sign_f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000198; GCN-DAG: {{buffer|flat|global}}_load_dword v[[MAG:[0-9]+]]
199; GCN-DAG: {{buffer|flat|global}}_load_ushort v[[SIGN:[0-9]+]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000200; SI-DAG: s_brev_b32 s[[CONST:[0-9]+]], -2
201; SI-DAG: v_cvt_f16_f32_e32 v[[MAG_TRUNC:[0-9]+]], v[[MAG]]
202; SI-DAG: v_cvt_f32_f16_e32 v[[SIGN_F32:[0-9]+]], v[[SIGN]]
203; SI-DAG: v_cvt_f32_f16_e32 v[[MAG_F32:[0-9]+]], v[[MAG_TRUNC]]
204; SI: v_bfi_b32 v[[OUT_F32:[0-9]+]], s[[CONST]], v[[MAG_F32]], v[[SIGN_F32]]
205; SI: v_cvt_f16_f32_e32 v[[OUT:[0-9]+]], v[[OUT_F32]]
Matt Arsenault5cf42712017-04-06 20:58:30 +0000206; GFX89-DAG: s_movk_i32 s[[CONST:[0-9]+]], 0x7fff
207; GFX89-DAG: v_cvt_f16_f32_e32 v[[MAG_TRUNC:[0-9]+]], v[[MAG]]
208; GFX89: v_bfi_b32 v[[OUT:[0-9]+]], s[[CONST]], v[[MAG_TRUNC]], v[[SIGN]]
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000209; GCN: buffer_store_short v[[OUT]]
210; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000211define amdgpu_kernel void @test_copysign_out_f16_mag_f32_sign_f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000212 half addrspace(1)* %arg_out,
213 float addrspace(1)* %arg_mag,
214 half addrspace(1)* %arg_sign) {
215entry:
Alexander Timofeev982aee62017-07-04 17:32:00 +0000216 %tid = call i32 @llvm.amdgcn.workitem.id.x()
217 %arg_mag_gep = getelementptr float, float addrspace(1)* %arg_mag, i32 %tid
218 %mag = load float, float addrspace(1)* %arg_mag_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000219 %mag.trunc = fptrunc float %mag to half
Alexander Timofeev982aee62017-07-04 17:32:00 +0000220 %arg_sign_gep = getelementptr half, half addrspace(1)* %arg_sign, i32 %tid
221 %sign = load half, half addrspace(1)* %arg_sign_gep
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000222 %out = call half @llvm.copysign.f16(half %mag.trunc, half %sign)
223 store half %out, half addrspace(1)* %arg_out
224 ret void
225}
226
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000227; GCN-LABEL: {{^}}test_copysign_out_f16_mag_f64_sign_f16:
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000228; GCN: v_bfi_b32
229; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000230define amdgpu_kernel void @test_copysign_out_f16_mag_f64_sign_f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000231 half addrspace(1)* %arg_out,
232 double addrspace(1)* %arg_mag,
233 half addrspace(1)* %arg_sign) {
234entry:
235 %mag = load double, double addrspace(1)* %arg_mag
236 %mag.trunc = fptrunc double %mag to half
237 %sign = load half, half addrspace(1)* %arg_sign
238 %out = call half @llvm.copysign.f16(half %mag.trunc, half %sign)
239 store half %out, half addrspace(1)* %arg_out
240 ret void
241}
242
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000243; GCN-LABEL: {{^}}test_copysign_v2f16:
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000244; GCN: v_bfi_b32
245; GCN: v_bfi_b32
Matt Arsenault5cf42712017-04-06 20:58:30 +0000246; VI: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:WORD_0
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000247; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000248define amdgpu_kernel void @test_copysign_v2f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000249 <2 x half> addrspace(1)* %arg_out,
250 <2 x half> %arg_mag,
251 <2 x half> %arg_sign) {
252entry:
253 %out = call <2 x half> @llvm.copysign.v2f16(<2 x half> %arg_mag, <2 x half> %arg_sign)
254 store <2 x half> %out, <2 x half> addrspace(1)* %arg_out
255 ret void
256}
257
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000258; GCN-LABEL: {{^}}test_copysign_v3f16:
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000259; GCN: v_bfi_b32
260; GCN: v_bfi_b32
261; GCN: v_bfi_b32
262; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000263define amdgpu_kernel void @test_copysign_v3f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000264 <3 x half> addrspace(1)* %arg_out,
265 <3 x half> %arg_mag,
266 <3 x half> %arg_sign) {
267entry:
268 %out = call <3 x half> @llvm.copysign.v3f16(<3 x half> %arg_mag, <3 x half> %arg_sign)
269 store <3 x half> %out, <3 x half> addrspace(1)* %arg_out
270 ret void
271}
272
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000273; GCN-LABEL: {{^}}test_copysign_v4f16:
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000274; GCN: v_bfi_b32
275; GCN: v_bfi_b32
276; GCN: v_bfi_b32
277; GCN: v_bfi_b32
278; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000279define amdgpu_kernel void @test_copysign_v4f16(
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000280 <4 x half> addrspace(1)* %arg_out,
281 <4 x half> %arg_mag,
282 <4 x half> %arg_sign) {
283entry:
284 %out = call <4 x half> @llvm.copysign.v4f16(<4 x half> %arg_mag, <4 x half> %arg_sign)
285 store <4 x half> %out, <4 x half> addrspace(1)* %arg_out
286 ret void
287}