blob: 689e2b6300fad3b8fe9aed801fcc8284ca55aac0 [file] [log] [blame]
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +00001; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI,CIVI %s
2; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,CIVI %s
3; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9 %s
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00004
Matt Arsenault79f837c2017-03-30 22:21:40 +00005declare i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* nocapture, i32, i32, i32, i1) #2
6declare i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* nocapture, i32, i32, i32, i1) #2
Yaxun Liu2a22c5d2018-02-02 16:07:16 +00007declare i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* nocapture, i32, i32, i32, i1) #2
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +00008
Matt Arsenault79f837c2017-03-30 22:21:40 +00009declare i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* nocapture, i64, i32, i32, i1) #2
10declare i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* nocapture, i64, i32, i32, i1) #2
Yaxun Liu2a22c5d2018-02-02 16:07:16 +000011declare i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* nocapture, i64, i32, i32, i1) #2
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000012
13declare i32 @llvm.amdgcn.workitem.id.x() #1
14
15; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32:
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000016; CIVI-DAG: s_mov_b32 m0
17; GFX9-NOT: m0
18
19; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000020; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000021define amdgpu_kernel void @lds_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +000022 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000023 store i32 %result, i32 addrspace(1)* %out
24 ret void
25}
26
27; GCN-LABEL: {{^}}lds_atomic_inc_ret_i32_offset:
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000028; CIVI-DAG: s_mov_b32 m0
29; GFX9-NOT: m0
30
31; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000032; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]] offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000033define amdgpu_kernel void @lds_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(3)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000034 %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000035 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000036 store i32 %result, i32 addrspace(1)* %out
37 ret void
38}
39
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000040; GCN-LABEL: {{^}}lds_atomic_inc_noret_i32:
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000041; CIVI-DAG: s_mov_b32 m0
42; GFX9-NOT: m0
43
44; GCN-DAG: s_load_dword [[SPTR:s[0-9]+]],
45; GCN-DAG: v_mov_b32_e32 [[DATA:v[0-9]+]], 4
46; GCN-DAG: v_mov_b32_e32 [[VPTR:v[0-9]+]], [[SPTR]]
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000047; GCN: ds_inc_u32 [[VPTR]], [[DATA]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000048define amdgpu_kernel void @lds_atomic_inc_noret_i32(i32 addrspace(3)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +000049 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000050 ret void
51}
52
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000053; GCN-LABEL: {{^}}lds_atomic_inc_noret_i32_offset:
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000054; CIVI-DAG: s_mov_b32 m0
55; GFX9-NOT: m0
56
57; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000058; GCN: ds_inc_u32 v{{[0-9]+}}, [[K]] offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000059define amdgpu_kernel void @lds_atomic_inc_noret_i32_offset(i32 addrspace(3)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000060 %gep = getelementptr i32, i32 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000061 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000062 ret void
63}
64
65; GCN-LABEL: {{^}}global_atomic_inc_ret_i32:
66; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000067; CIVI: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}}
68; GFX9: global_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]], off glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000069define amdgpu_kernel void @global_atomic_inc_ret_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +000070 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000071 store i32 %result, i32 addrspace(1)* %out
72 ret void
73}
74
75; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset:
76; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000077; CIVI: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16 glc{{$}}
78; GFX9: global_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]], off offset:16 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000079define amdgpu_kernel void @global_atomic_inc_ret_i32_offset(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000080 %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +000081 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000082 store i32 %result, i32 addrspace(1)* %out
83 ret void
84}
85
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000086; GCN-LABEL: {{^}}global_atomic_inc_noret_i32:
87; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
88; CIVI: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
89; GFX9: global_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]], off{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000090define amdgpu_kernel void @global_atomic_inc_noret_i32(i32 addrspace(1)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +000091 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000092 ret void
93}
94
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000095; GCN-LABEL: {{^}}global_atomic_inc_noret_i32_offset:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000096; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +000097; CIVI: buffer_atomic_inc [[K]], off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:16{{$}}
98; GFX9: global_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]], off offset:16{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000099define amdgpu_kernel void @global_atomic_inc_noret_i32_offset(i32 addrspace(1)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000100 %gep = getelementptr i32, i32 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000101 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000102 ret void
103}
104
105; GCN-LABEL: {{^}}global_atomic_inc_ret_i32_offset_addr64:
106; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
107; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20 glc{{$}}
108; VI: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000109define amdgpu_kernel void @global_atomic_inc_ret_i32_offset_addr64(i32 addrspace(1)* %out, i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000110 %id = call i32 @llvm.amdgcn.workitem.id.x()
111 %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id
112 %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %id
113 %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000114 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000115 store i32 %result, i32 addrspace(1)* %out.gep
116 ret void
117}
118
119; GCN-LABEL: {{^}}global_atomic_inc_noret_i32_offset_addr64:
120; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
121; CI: buffer_atomic_inc [[K]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:20{{$}}
122; VI: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000123define amdgpu_kernel void @global_atomic_inc_noret_i32_offset_addr64(i32 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000124 %id = call i32 @llvm.amdgcn.workitem.id.x()
125 %gep.tid = getelementptr i32, i32 addrspace(1)* %ptr, i32 %id
126 %gep = getelementptr i32, i32 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000127 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p1i32(i32 addrspace(1)* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000128 ret void
129}
130
131@lds0 = addrspace(3) global [512 x i32] undef, align 4
132
133; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i32:
134; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 2, {{v[0-9]+}}
135; GCN: ds_inc_rtn_u32 {{v[0-9]+}}, [[PTR]], {{v[0-9]+}} offset:8
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000136define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000137 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
138 %idx.0 = add nsw i32 %tid.x, 2
139 %arrayidx0 = getelementptr inbounds [512 x i32], [512 x i32] addrspace(3)* @lds0, i32 0, i32 %idx.0
Matt Arsenault79f837c2017-03-30 22:21:40 +0000140 %val0 = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %arrayidx0, i32 9, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000141 store i32 %idx.0, i32 addrspace(1)* %add_use
142 store i32 %val0, i32 addrspace(1)* %out
143 ret void
144}
145
146; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64:
147; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
148; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
149; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000150define amdgpu_kernel void @lds_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000151 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000152 store i64 %result, i64 addrspace(1)* %out
153 ret void
154}
155
156; GCN-LABEL: {{^}}lds_atomic_inc_ret_i64_offset:
157; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
158; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
159; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000160define amdgpu_kernel void @lds_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(3)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000161 %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000162 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000163 store i64 %result, i64 addrspace(1)* %out
164 ret void
165}
166
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000167; GCN-LABEL: {{^}}lds_atomic_inc_noret_i64:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000168; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
169; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
170; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000171define amdgpu_kernel void @lds_atomic_inc_noret_i64(i64 addrspace(3)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000172 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000173 ret void
174}
175
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000176; GCN-LABEL: {{^}}lds_atomic_inc_noret_i64_offset:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000177; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
178; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
179; GCN: ds_inc_u64 v{{[0-9]+}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000180define amdgpu_kernel void @lds_atomic_inc_noret_i64_offset(i64 addrspace(3)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000181 %gep = getelementptr i64, i64 addrspace(3)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000182 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000183 ret void
184}
185
186; GCN-LABEL: {{^}}global_atomic_inc_ret_i64:
187; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
188; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000189; CIVI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 glc{{$}}
190; GFX9: global_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000191define amdgpu_kernel void @global_atomic_inc_ret_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000192 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000193 store i64 %result, i64 addrspace(1)* %out
194 ret void
195}
196
197; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset:
198; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
199; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000200; CIVI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32 glc{{$}}
201; GFX9: global_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off offset:32 glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000202define amdgpu_kernel void @global_atomic_inc_ret_i64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000203 %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000204 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000205 store i64 %result, i64 addrspace(1)* %out
206 ret void
207}
208
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000209; GCN-LABEL: {{^}}global_atomic_inc_noret_i64:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000210; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
211; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000212; CIVI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
213
214; GFX9: global_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000215define amdgpu_kernel void @global_atomic_inc_noret_i64(i64 addrspace(1)* %ptr) nounwind {
Matt Arsenault79f837c2017-03-30 22:21:40 +0000216 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000217 ret void
218}
219
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000220; GCN-LABEL: {{^}}global_atomic_inc_noret_i64_offset:
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000221; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
222; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000223; CIVI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:32{{$}}
224; GFX9: global_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}, off offset:32{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000225define amdgpu_kernel void @global_atomic_inc_noret_i64_offset(i64 addrspace(1)* %ptr) nounwind {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000226 %gep = getelementptr i64, i64 addrspace(1)* %ptr, i32 4
Matt Arsenault79f837c2017-03-30 22:21:40 +0000227 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000228 ret void
229}
230
231; GCN-LABEL: {{^}}global_atomic_inc_ret_i64_offset_addr64:
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000232; GCN: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
Stanislav Mekhanoshin5fa289f2017-05-22 16:58:10 +0000233; CI: v_mov_b32_e32 v{{[0-9]+}}, 0{{$}}
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000234; GCN: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000235; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40 glc{{$}}
236; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000237define amdgpu_kernel void @global_atomic_inc_ret_i64_offset_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000238 %id = call i32 @llvm.amdgcn.workitem.id.x()
239 %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id
240 %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %id
241 %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000242 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000243 store i64 %result, i64 addrspace(1)* %out.gep
244 ret void
245}
246
247; GCN-LABEL: {{^}}global_atomic_inc_noret_i64_offset_addr64:
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000248; GCN: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
Stanislav Mekhanoshin5fa289f2017-05-22 16:58:10 +0000249; CI: v_mov_b32_e32 v{{[0-9]+}}, 0{{$}}
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000250; GCN: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000251; CI: buffer_atomic_inc_x2 v{{\[}}[[KLO]]:[[KHI]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:40{{$}}
252; VI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}}{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000253define amdgpu_kernel void @global_atomic_inc_noret_i64_offset_addr64(i64 addrspace(1)* %ptr) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000254 %id = call i32 @llvm.amdgcn.workitem.id.x()
255 %gep.tid = getelementptr i64, i64 addrspace(1)* %ptr, i32 %id
256 %gep = getelementptr i64, i64 addrspace(1)* %gep.tid, i32 5
Matt Arsenault79f837c2017-03-30 22:21:40 +0000257 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p1i64(i64 addrspace(1)* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000258 ret void
259}
260
Matt Arsenault7757c592016-06-09 23:42:54 +0000261; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32:
262; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
263; GCN: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000264define amdgpu_kernel void @flat_atomic_inc_ret_i32(i32* %out, i32* %ptr) #0 {
265 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %ptr, i32 42, i32 0, i32 0, i1 false)
266 store i32 %result, i32* %out
Matt Arsenault7757c592016-06-09 23:42:54 +0000267 ret void
268}
269
270; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset:
271; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000272; CIVI: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
273; GFX9: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] offset:16 glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000274define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset(i32* %out, i32* %ptr) #0 {
275 %gep = getelementptr i32, i32* %ptr, i32 4
276 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %gep, i32 42, i32 0, i32 0, i1 false)
277 store i32 %result, i32* %out
Matt Arsenault7757c592016-06-09 23:42:54 +0000278 ret void
279}
280
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000281; GCN-LABEL: {{^}}flat_atomic_inc_noret_i32:
282; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenault7757c592016-06-09 23:42:54 +0000283; GCN: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000284define amdgpu_kernel void @flat_atomic_inc_noret_i32(i32* %ptr) nounwind {
285 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %ptr, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000286 ret void
287}
288
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000289; GCN-LABEL: {{^}}flat_atomic_inc_noret_i32_offset:
Matt Arsenault7757c592016-06-09 23:42:54 +0000290; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000291; CIVI: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
292; GFX9: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]] offset:16{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000293define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset(i32* %ptr) nounwind {
294 %gep = getelementptr i32, i32* %ptr, i32 4
295 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000296 ret void
297}
298
299; GCN-LABEL: {{^}}flat_atomic_inc_ret_i32_offset_addr64:
300; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000301; CIVI: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] glc{{$}}
302; GFX9: flat_atomic_inc v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, [[K]] offset:20 glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000303define amdgpu_kernel void @flat_atomic_inc_ret_i32_offset_addr64(i32* %out, i32* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000304 %id = call i32 @llvm.amdgcn.workitem.id.x()
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000305 %gep.tid = getelementptr i32, i32* %ptr, i32 %id
306 %out.gep = getelementptr i32, i32* %out, i32 %id
307 %gep = getelementptr i32, i32* %gep.tid, i32 5
308 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %gep, i32 42, i32 0, i32 0, i1 false)
309 store i32 %result, i32* %out.gep
Matt Arsenault7757c592016-06-09 23:42:54 +0000310 ret void
311}
312
313; GCN-LABEL: {{^}}flat_atomic_inc_noret_i32_offset_addr64:
314; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000315; CIVI: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]]{{$}}
316; GFX9: flat_atomic_inc v{{\[[0-9]+:[0-9]+\]}}, [[K]] offset:20{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000317define amdgpu_kernel void @flat_atomic_inc_noret_i32_offset_addr64(i32* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000318 %id = call i32 @llvm.amdgcn.workitem.id.x()
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000319 %gep.tid = getelementptr i32, i32* %ptr, i32 %id
320 %gep = getelementptr i32, i32* %gep.tid, i32 5
321 %result = call i32 @llvm.amdgcn.atomic.inc.i32.p0i32(i32* %gep, i32 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000322 ret void
323}
324
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000325@lds1 = addrspace(3) global [512 x i64] undef, align 8
326
327; GCN-LABEL: {{^}}atomic_inc_shl_base_lds_0_i64:
328; GCN: v_lshlrev_b32_e32 [[PTR:v[0-9]+]], 3, {{v[0-9]+}}
329; GCN: ds_inc_rtn_u64 v{{\[[0-9]+:[0-9]+\]}}, [[PTR]], v{{\[[0-9]+:[0-9]+\]}} offset:16
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000330define amdgpu_kernel void @atomic_inc_shl_base_lds_0_i64(i64 addrspace(1)* %out, i32 addrspace(1)* %add_use) #0 {
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000331 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
332 %idx.0 = add nsw i32 %tid.x, 2
333 %arrayidx0 = getelementptr inbounds [512 x i64], [512 x i64] addrspace(3)* @lds1, i32 0, i32 %idx.0
Matt Arsenault79f837c2017-03-30 22:21:40 +0000334 %val0 = call i64 @llvm.amdgcn.atomic.inc.i64.p3i64(i64 addrspace(3)* %arrayidx0, i64 9, i32 0, i32 0, i1 false)
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000335 store i32 %idx.0, i32 addrspace(1)* %add_use
336 store i64 %val0, i64 addrspace(1)* %out
337 ret void
338}
339
Matt Arsenault7757c592016-06-09 23:42:54 +0000340; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64:
341; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
342; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
343; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000344define amdgpu_kernel void @flat_atomic_inc_ret_i64(i64* %out, i64* %ptr) #0 {
345 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %ptr, i64 42, i32 0, i32 0, i1 false)
346 store i64 %result, i64* %out
Matt Arsenault7757c592016-06-09 23:42:54 +0000347 ret void
348}
349
350; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset:
351; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
352; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000353; CIVI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
354; GFX9: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32 glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000355define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset(i64* %out, i64* %ptr) #0 {
356 %gep = getelementptr i64, i64* %ptr, i32 4
357 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %gep, i64 42, i32 0, i32 0, i1 false)
358 store i64 %result, i64* %out
Matt Arsenault7757c592016-06-09 23:42:54 +0000359 ret void
360}
361
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000362; GCN-LABEL: {{^}}flat_atomic_inc_noret_i64:
Matt Arsenault7757c592016-06-09 23:42:54 +0000363; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
364; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
365; GCN: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000366define amdgpu_kernel void @flat_atomic_inc_noret_i64(i64* %ptr) nounwind {
367 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %ptr, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000368 ret void
369}
370
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000371; GCN-LABEL: {{^}}flat_atomic_inc_noret_i64_offset:
Matt Arsenault7757c592016-06-09 23:42:54 +0000372; GCN-DAG: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
373; GCN-DAG: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000374; CIVI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
375; GFX9: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:32{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000376define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset(i64* %ptr) nounwind {
377 %gep = getelementptr i64, i64* %ptr, i32 4
378 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000379 ret void
380}
381
382; GCN-LABEL: {{^}}flat_atomic_inc_ret_i64_offset_addr64:
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000383; GCN: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
384; GCN: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000385; CIVI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} glc{{$}}
386; GFX9: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:40 glc{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000387define amdgpu_kernel void @flat_atomic_inc_ret_i64_offset_addr64(i64* %out, i64* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000388 %id = call i32 @llvm.amdgcn.workitem.id.x()
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000389 %gep.tid = getelementptr i64, i64* %ptr, i32 %id
390 %out.gep = getelementptr i64, i64* %out, i32 %id
391 %gep = getelementptr i64, i64* %gep.tid, i32 5
392 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %gep, i64 42, i32 0, i32 0, i1 false)
393 store i64 %result, i64* %out.gep
Matt Arsenault7757c592016-06-09 23:42:54 +0000394 ret void
395}
396
397; GCN-LABEL: {{^}}flat_atomic_inc_noret_i64_offset_addr64:
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000398; GCN: v_mov_b32_e32 v[[KLO:[0-9]+]], 42
399; GCN: v_mov_b32_e32 v[[KHI:[0-9]+]], 0{{$}}
Matt Arsenaultcf9b6d82017-11-12 23:40:12 +0000400; CIVI: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]$}}
401; GFX9: flat_atomic_inc_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[}}[[KLO]]:[[KHI]]{{\]}} offset:40{{$}}
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000402define amdgpu_kernel void @flat_atomic_inc_noret_i64_offset_addr64(i64* %ptr) #0 {
Matt Arsenault7757c592016-06-09 23:42:54 +0000403 %id = call i32 @llvm.amdgcn.workitem.id.x()
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000404 %gep.tid = getelementptr i64, i64* %ptr, i32 %id
405 %gep = getelementptr i64, i64* %gep.tid, i32 5
406 %result = call i64 @llvm.amdgcn.atomic.inc.i64.p0i64(i64* %gep, i64 42, i32 0, i32 0, i1 false)
Matt Arsenault7757c592016-06-09 23:42:54 +0000407 ret void
408}
Matt Arsenault79f837c2017-03-30 22:21:40 +0000409
Matt Arsenault3e268cc2017-12-11 21:38:43 +0000410; GCN-LABEL: {{^}}nocse_lds_atomic_inc_ret_i32:
411; GCN: v_mov_b32_e32 [[K:v[0-9]+]], 42
412; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]]
413; GCN: ds_inc_rtn_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[K]]
414define amdgpu_kernel void @nocse_lds_atomic_inc_ret_i32(i32 addrspace(1)* %out0, i32 addrspace(1)* %out1, i32 addrspace(3)* %ptr) #0 {
415 %result0 = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
416 %result1 = call i32 @llvm.amdgcn.atomic.inc.i32.p3i32(i32 addrspace(3)* %ptr, i32 42, i32 0, i32 0, i1 false)
417
418 store i32 %result0, i32 addrspace(1)* %out0
419 store i32 %result1, i32 addrspace(1)* %out1
420 ret void
421}
422
Matt Arsenault79f837c2017-03-30 22:21:40 +0000423attributes #0 = { nounwind }
424attributes #1 = { nounwind readnone }
425attributes #2 = { nounwind argmemonly }