Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Matt Arsenault | 7aad8fd | 2017-01-24 22:02:15 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=FUNC %s |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 3 | |
| 4 | declare float @llvm.amdgcn.rsq.clamp.f32(float) #1 |
| 5 | declare double @llvm.amdgcn.rsq.clamp.f64(double) #1 |
| 6 | |
| 7 | ; FUNC-LABEL: {{^}}rsq_clamp_f32: |
| 8 | ; SI: v_rsq_clamp_f32_e32 |
| 9 | |
| 10 | ; VI: s_load_dword [[SRC:s[0-9]+]] |
Tom Stellard | cb6ba62 | 2016-04-30 00:23:06 +0000 | [diff] [blame] | 11 | ; VI-DAG: v_rsq_f32_e32 [[RSQ:v[0-9]+]], [[SRC]] |
| 12 | ; VI-DAG: v_min_f32_e32 [[MIN:v[0-9]+]], 0x7f7fffff, [[RSQ]] |
Matt Arsenault | 124384f | 2016-09-09 23:32:53 +0000 | [diff] [blame] | 13 | ; VI: v_max_f32_e32 [[RESULT:v[0-9]+]], 0xff7fffff, [[MIN]] |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 14 | ; VI: buffer_store_dword [[RESULT]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 15 | define amdgpu_kernel void @rsq_clamp_f32(float addrspace(1)* %out, float %src) #0 { |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 16 | %rsq_clamp = call float @llvm.amdgcn.rsq.clamp.f32(float %src) |
| 17 | store float %rsq_clamp, float addrspace(1)* %out |
| 18 | ret void |
| 19 | } |
| 20 | |
| 21 | |
| 22 | ; FUNC-LABEL: {{^}}rsq_clamp_f64: |
| 23 | ; SI: v_rsq_clamp_f64_e32 |
| 24 | |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 25 | ; TODO: this constant should be folded: |
Tom Stellard | c2ff0eb | 2016-08-29 19:15:22 +0000 | [diff] [blame] | 26 | ; VI-DAG: s_mov_b32 [[NEG1:s[0-9+]]], -1 |
| 27 | ; VI-DAG: s_mov_b32 s[[LOW1:[0-9+]]], [[NEG1]] |
Tom Stellard | 1d5e6d4 | 2016-03-30 16:35:13 +0000 | [diff] [blame] | 28 | ; VI-DAG: s_mov_b32 s[[HIGH1:[0-9+]]], 0x7fefffff |
| 29 | ; VI-DAG: s_mov_b32 s[[HIGH2:[0-9+]]], 0xffefffff |
Tom Stellard | 1d5e6d4 | 2016-03-30 16:35:13 +0000 | [diff] [blame] | 30 | ; VI-DAG: v_rsq_f64_e32 [[RSQ:v\[[0-9]+:[0-9]+\]]], s[{{[0-9]+:[0-9]+}} |
Changpeng Fang | 71369b3 | 2016-05-26 19:35:29 +0000 | [diff] [blame] | 31 | ; VI-DAG: v_min_f64 v[0:1], [[RSQ]], s{{\[}}[[LOW1]]:[[HIGH1]]] |
Matthias Braun | 6ad3d05 | 2016-06-25 00:23:00 +0000 | [diff] [blame] | 32 | ; VI-DAG: v_max_f64 v[0:1], v[0:1], s{{\[}}[[LOW1]]:[[HIGH2]]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 33 | define amdgpu_kernel void @rsq_clamp_f64(double addrspace(1)* %out, double %src) #0 { |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 34 | %rsq_clamp = call double @llvm.amdgcn.rsq.clamp.f64(double %src) |
| 35 | store double %rsq_clamp, double addrspace(1)* %out |
| 36 | ret void |
| 37 | } |
| 38 | |
Matt Arsenault | b6d8c37 | 2016-06-20 18:33:56 +0000 | [diff] [blame] | 39 | ; FUNC-LABEL: {{^}}rsq_clamp_undef_f32: |
| 40 | ; SI-NOT: v_rsq_clamp_f32 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 41 | define amdgpu_kernel void @rsq_clamp_undef_f32(float addrspace(1)* %out) #0 { |
Matt Arsenault | b6d8c37 | 2016-06-20 18:33:56 +0000 | [diff] [blame] | 42 | %rsq_clamp = call float @llvm.amdgcn.rsq.clamp.f32(float undef) |
| 43 | store float %rsq_clamp, float addrspace(1)* %out |
| 44 | ret void |
| 45 | } |
| 46 | |
Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 47 | attributes #0 = { nounwind } |
| 48 | attributes #1 = { nounwind readnone } |