blob: fc12f34d06e6cf4a5af4ad8b929b264ab79883bc [file] [log] [blame]
Richard Sandifordf834ea12013-10-31 12:14:17 +00001; Test 64-bit atomic minimum and maximum. Here we match the z10 versions,
2; which can't use LOCGR.
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00003;
Richard Sandifordf834ea12013-10-31 12:14:17 +00004; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z10 | FileCheck %s
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00005
6; Check signed minium.
7define i64 @f1(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +00008; CHECK-LABEL: f1:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00009; CHECK: lg %r2, 0(%r3)
Mikael Holmen8b106802017-08-11 06:57:08 +000010; CHECK: j [[LOOP:\.[^:]*]]
11; CHECK: [[BB1:\.[^:]*]]:
12; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3)
13; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000014; CHECK: [[LOOP:\.[^:]*]]:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000015; CHECK: lgr [[NEW:%r[0-9]+]], %r2
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000016; CHECK: cgrjle %r2, %r4, [[KEEP:\..*]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000017; CHECK: lgr [[NEW]], %r4
Mikael Holmen8b106802017-08-11 06:57:08 +000018; CHECK: j [[BB1]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000019 %res = atomicrmw min i64 *%src, i64 %b seq_cst
20 ret i64 %res
21}
22
23; Check signed maximum.
24define i64 @f2(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000025; CHECK-LABEL: f2:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000026; CHECK: lg %r2, 0(%r3)
Mikael Holmen8b106802017-08-11 06:57:08 +000027; CHECK: j [[LOOP:\.[^:]*]]
28; CHECK: [[BB1:\.[^:]*]]:
29; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3)
30; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000031; CHECK: [[LOOP:\.[^:]*]]:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000032; CHECK: lgr [[NEW:%r[0-9]+]], %r2
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000033; CHECK: cgrjhe %r2, %r4, [[KEEP:\..*]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000034; CHECK: lgr [[NEW]], %r4
Mikael Holmen8b106802017-08-11 06:57:08 +000035; CHECK: j [[BB1]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000036 %res = atomicrmw max i64 *%src, i64 %b seq_cst
37 ret i64 %res
38}
39
40; Check unsigned minimum.
41define i64 @f3(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000042; CHECK-LABEL: f3:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000043; CHECK: lg %r2, 0(%r3)
Mikael Holmen8b106802017-08-11 06:57:08 +000044; CHECK: j [[LOOP:\.[^:]*]]
45; CHECK: [[BB1:\.[^:]*]]:
46; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3)
47; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000048; CHECK: [[LOOP:\.[^:]*]]:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000049; CHECK: lgr [[NEW:%r[0-9]+]], %r2
Richard Sandiford93183ee2013-09-18 09:56:40 +000050; CHECK: clgrjle %r2, %r4, [[KEEP:\..*]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000051; CHECK: lgr [[NEW]], %r4
Mikael Holmen8b106802017-08-11 06:57:08 +000052; CHECK: j [[BB1]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000053 %res = atomicrmw umin i64 *%src, i64 %b seq_cst
54 ret i64 %res
55}
56
57; Check unsigned maximum.
58define i64 @f4(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000059; CHECK-LABEL: f4:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000060; CHECK: lg %r2, 0(%r3)
Mikael Holmen8b106802017-08-11 06:57:08 +000061; CHECK: j [[LOOP:\.[^:]*]]
62; CHECK: [[BB1:\.[^:]*]]:
63; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3)
64; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000065; CHECK: [[LOOP:\.[^:]*]]:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000066; CHECK: lgr [[NEW:%r[0-9]+]], %r2
Richard Sandiford93183ee2013-09-18 09:56:40 +000067; CHECK: clgrjhe %r2, %r4, [[KEEP:\..*]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000068; CHECK: lgr [[NEW]], %r4
Mikael Holmen8b106802017-08-11 06:57:08 +000069; CHECK: j [[BB1]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000070 %res = atomicrmw umax i64 *%src, i64 %b seq_cst
71 ret i64 %res
72}
73
74; Check the high end of the aligned CSG range.
75define i64 @f5(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000076; CHECK-LABEL: f5:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000077; CHECK: lg %r2, 524280(%r3)
78; CHECK: csg %r2, {{%r[0-9]+}}, 524280(%r3)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +000079; CHECK: ber %r14
David Blaikie79e6c742015-02-27 19:29:02 +000080 %ptr = getelementptr i64, i64 *%src, i64 65535
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000081 %res = atomicrmw min i64 *%ptr, i64 %b seq_cst
82 ret i64 %res
83}
84
85; Check the next doubleword up, which requires separate address logic.
86define i64 @f6(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000087; CHECK-LABEL: f6:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000088; CHECK: agfi %r3, 524288
89; CHECK: lg %r2, 0(%r3)
90; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +000091; CHECK: ber %r14
David Blaikie79e6c742015-02-27 19:29:02 +000092 %ptr = getelementptr i64, i64 *%src, i64 65536
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000093 %res = atomicrmw min i64 *%ptr, i64 %b seq_cst
94 ret i64 %res
95}
96
97; Check the low end of the CSG range.
98define i64 @f7(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000099; CHECK-LABEL: f7:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000100; CHECK: lg %r2, -524288(%r3)
101; CHECK: csg %r2, {{%r[0-9]+}}, -524288(%r3)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000102; CHECK: ber %r14
David Blaikie79e6c742015-02-27 19:29:02 +0000103 %ptr = getelementptr i64, i64 *%src, i64 -65536
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000104 %res = atomicrmw min i64 *%ptr, i64 %b seq_cst
105 ret i64 %res
106}
107
108; Check the next doubleword down, which requires separate address logic.
109define i64 @f8(i64 %dummy, i64 *%src, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +0000110; CHECK-LABEL: f8:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000111; CHECK: agfi %r3, -524296
112; CHECK: lg %r2, 0(%r3)
113; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000114; CHECK: ber %r14
David Blaikie79e6c742015-02-27 19:29:02 +0000115 %ptr = getelementptr i64, i64 *%src, i64 -65537
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000116 %res = atomicrmw min i64 *%ptr, i64 %b seq_cst
117 ret i64 %res
118}
119
120; Check that indexed addresses are not allowed.
121define i64 @f9(i64 %dummy, i64 %base, i64 %index, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +0000122; CHECK-LABEL: f9:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000123; CHECK: agr %r3, %r4
124; CHECK: lg %r2, 0(%r3)
125; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3)
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000126; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000127 %add = add i64 %base, %index
128 %ptr = inttoptr i64 %add to i64 *
129 %res = atomicrmw min i64 *%ptr, i64 %b seq_cst
130 ret i64 %res
131}
132
Richard Sandiforda57e13b2013-06-27 09:38:48 +0000133; Check that constants are handled.
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000134define i64 @f10(i64 %dummy, i64 *%ptr) {
Stephen Lind24ab202013-07-14 06:24:09 +0000135; CHECK-LABEL: f10:
Jonas Paulssonc63ed222017-10-06 13:59:28 +0000136; CHECK-DAG: lghi [[LIMIT:%r[0-9]+]], 42
137; CHECK-DAG: lg %r2, 0(%r3)
Mikael Holmen8b106802017-08-11 06:57:08 +0000138; CHECK: j [[LOOP:\.[^:]*]]
139; CHECK: [[BB1:\.[^:]*]]:
140; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3)
141; CHECK: ber %r14
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000142; CHECK: [[LOOP:\.[^:]*]]:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000143; CHECK: lgr [[NEW:%r[0-9]+]], %r2
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000144; CHECK: cgrjle %r2, [[LIMIT]], [[KEEP:\..*]]
Richard Sandiforda57e13b2013-06-27 09:38:48 +0000145; CHECK: lghi [[NEW]], 42
Mikael Holmen8b106802017-08-11 06:57:08 +0000146; CHECK: j [[BB1]]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +0000147 %res = atomicrmw min i64 *%ptr, i64 42 seq_cst
148 ret i64 %res
149}