Richard Sandiford | f834ea1 | 2013-10-31 12:14:17 +0000 | [diff] [blame] | 1 | ; Test 64-bit atomic minimum and maximum. Here we match the z10 versions, |
| 2 | ; which can't use LOCGR. |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 3 | ; |
Richard Sandiford | f834ea1 | 2013-10-31 12:14:17 +0000 | [diff] [blame] | 4 | ; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z10 | FileCheck %s |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 5 | |
| 6 | ; Check signed minium. |
| 7 | define i64 @f1(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 8 | ; CHECK-LABEL: f1: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 9 | ; CHECK: lg %r2, 0(%r3) |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 10 | ; CHECK: j [[LOOP:\.[^:]*]] |
| 11 | ; CHECK: [[BB1:\.[^:]*]]: |
| 12 | ; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3) |
| 13 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 14 | ; CHECK: [[LOOP:\.[^:]*]]: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 15 | ; CHECK: lgr [[NEW:%r[0-9]+]], %r2 |
Richard Sandiford | 0fb90ab | 2013-05-28 10:41:11 +0000 | [diff] [blame] | 16 | ; CHECK: cgrjle %r2, %r4, [[KEEP:\..*]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 17 | ; CHECK: lgr [[NEW]], %r4 |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 18 | ; CHECK: j [[BB1]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 19 | %res = atomicrmw min i64 *%src, i64 %b seq_cst |
| 20 | ret i64 %res |
| 21 | } |
| 22 | |
| 23 | ; Check signed maximum. |
| 24 | define i64 @f2(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 25 | ; CHECK-LABEL: f2: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 26 | ; CHECK: lg %r2, 0(%r3) |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 27 | ; CHECK: j [[LOOP:\.[^:]*]] |
| 28 | ; CHECK: [[BB1:\.[^:]*]]: |
| 29 | ; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3) |
| 30 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 31 | ; CHECK: [[LOOP:\.[^:]*]]: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 32 | ; CHECK: lgr [[NEW:%r[0-9]+]], %r2 |
Richard Sandiford | 0fb90ab | 2013-05-28 10:41:11 +0000 | [diff] [blame] | 33 | ; CHECK: cgrjhe %r2, %r4, [[KEEP:\..*]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 34 | ; CHECK: lgr [[NEW]], %r4 |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 35 | ; CHECK: j [[BB1]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 36 | %res = atomicrmw max i64 *%src, i64 %b seq_cst |
| 37 | ret i64 %res |
| 38 | } |
| 39 | |
| 40 | ; Check unsigned minimum. |
| 41 | define i64 @f3(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 42 | ; CHECK-LABEL: f3: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 43 | ; CHECK: lg %r2, 0(%r3) |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 44 | ; CHECK: j [[LOOP:\.[^:]*]] |
| 45 | ; CHECK: [[BB1:\.[^:]*]]: |
| 46 | ; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3) |
| 47 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 48 | ; CHECK: [[LOOP:\.[^:]*]]: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 49 | ; CHECK: lgr [[NEW:%r[0-9]+]], %r2 |
Richard Sandiford | 93183ee | 2013-09-18 09:56:40 +0000 | [diff] [blame] | 50 | ; CHECK: clgrjle %r2, %r4, [[KEEP:\..*]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 51 | ; CHECK: lgr [[NEW]], %r4 |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 52 | ; CHECK: j [[BB1]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 53 | %res = atomicrmw umin i64 *%src, i64 %b seq_cst |
| 54 | ret i64 %res |
| 55 | } |
| 56 | |
| 57 | ; Check unsigned maximum. |
| 58 | define i64 @f4(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 59 | ; CHECK-LABEL: f4: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 60 | ; CHECK: lg %r2, 0(%r3) |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 61 | ; CHECK: j [[LOOP:\.[^:]*]] |
| 62 | ; CHECK: [[BB1:\.[^:]*]]: |
| 63 | ; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3) |
| 64 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 65 | ; CHECK: [[LOOP:\.[^:]*]]: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 66 | ; CHECK: lgr [[NEW:%r[0-9]+]], %r2 |
Richard Sandiford | 93183ee | 2013-09-18 09:56:40 +0000 | [diff] [blame] | 67 | ; CHECK: clgrjhe %r2, %r4, [[KEEP:\..*]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 68 | ; CHECK: lgr [[NEW]], %r4 |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 69 | ; CHECK: j [[BB1]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 70 | %res = atomicrmw umax i64 *%src, i64 %b seq_cst |
| 71 | ret i64 %res |
| 72 | } |
| 73 | |
| 74 | ; Check the high end of the aligned CSG range. |
| 75 | define i64 @f5(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 76 | ; CHECK-LABEL: f5: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 77 | ; CHECK: lg %r2, 524280(%r3) |
| 78 | ; CHECK: csg %r2, {{%r[0-9]+}}, 524280(%r3) |
Ulrich Weigand | 2eb027d | 2016-04-07 16:11:44 +0000 | [diff] [blame] | 79 | ; CHECK: ber %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 80 | %ptr = getelementptr i64, i64 *%src, i64 65535 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 81 | %res = atomicrmw min i64 *%ptr, i64 %b seq_cst |
| 82 | ret i64 %res |
| 83 | } |
| 84 | |
| 85 | ; Check the next doubleword up, which requires separate address logic. |
| 86 | define i64 @f6(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 87 | ; CHECK-LABEL: f6: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 88 | ; CHECK: agfi %r3, 524288 |
| 89 | ; CHECK: lg %r2, 0(%r3) |
| 90 | ; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3) |
Ulrich Weigand | 2eb027d | 2016-04-07 16:11:44 +0000 | [diff] [blame] | 91 | ; CHECK: ber %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 92 | %ptr = getelementptr i64, i64 *%src, i64 65536 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 93 | %res = atomicrmw min i64 *%ptr, i64 %b seq_cst |
| 94 | ret i64 %res |
| 95 | } |
| 96 | |
| 97 | ; Check the low end of the CSG range. |
| 98 | define i64 @f7(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 99 | ; CHECK-LABEL: f7: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 100 | ; CHECK: lg %r2, -524288(%r3) |
| 101 | ; CHECK: csg %r2, {{%r[0-9]+}}, -524288(%r3) |
Ulrich Weigand | 2eb027d | 2016-04-07 16:11:44 +0000 | [diff] [blame] | 102 | ; CHECK: ber %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 103 | %ptr = getelementptr i64, i64 *%src, i64 -65536 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 104 | %res = atomicrmw min i64 *%ptr, i64 %b seq_cst |
| 105 | ret i64 %res |
| 106 | } |
| 107 | |
| 108 | ; Check the next doubleword down, which requires separate address logic. |
| 109 | define i64 @f8(i64 %dummy, i64 *%src, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 110 | ; CHECK-LABEL: f8: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 111 | ; CHECK: agfi %r3, -524296 |
| 112 | ; CHECK: lg %r2, 0(%r3) |
| 113 | ; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3) |
Ulrich Weigand | 2eb027d | 2016-04-07 16:11:44 +0000 | [diff] [blame] | 114 | ; CHECK: ber %r14 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 115 | %ptr = getelementptr i64, i64 *%src, i64 -65537 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 116 | %res = atomicrmw min i64 *%ptr, i64 %b seq_cst |
| 117 | ret i64 %res |
| 118 | } |
| 119 | |
| 120 | ; Check that indexed addresses are not allowed. |
| 121 | define i64 @f9(i64 %dummy, i64 %base, i64 %index, i64 %b) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 122 | ; CHECK-LABEL: f9: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 123 | ; CHECK: agr %r3, %r4 |
| 124 | ; CHECK: lg %r2, 0(%r3) |
| 125 | ; CHECK: csg %r2, {{%r[0-9]+}}, 0(%r3) |
Ulrich Weigand | 2eb027d | 2016-04-07 16:11:44 +0000 | [diff] [blame] | 126 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 127 | %add = add i64 %base, %index |
| 128 | %ptr = inttoptr i64 %add to i64 * |
| 129 | %res = atomicrmw min i64 *%ptr, i64 %b seq_cst |
| 130 | ret i64 %res |
| 131 | } |
| 132 | |
Richard Sandiford | a57e13b | 2013-06-27 09:38:48 +0000 | [diff] [blame] | 133 | ; Check that constants are handled. |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 134 | define i64 @f10(i64 %dummy, i64 *%ptr) { |
Stephen Lin | d24ab20 | 2013-07-14 06:24:09 +0000 | [diff] [blame] | 135 | ; CHECK-LABEL: f10: |
Jonas Paulsson | c63ed22 | 2017-10-06 13:59:28 +0000 | [diff] [blame] | 136 | ; CHECK-DAG: lghi [[LIMIT:%r[0-9]+]], 42 |
| 137 | ; CHECK-DAG: lg %r2, 0(%r3) |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 138 | ; CHECK: j [[LOOP:\.[^:]*]] |
| 139 | ; CHECK: [[BB1:\.[^:]*]]: |
| 140 | ; CHECK: csg %r2, [[NEW:%r[0-9]+]], 0(%r3) |
| 141 | ; CHECK: ber %r14 |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 142 | ; CHECK: [[LOOP:\.[^:]*]]: |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 143 | ; CHECK: lgr [[NEW:%r[0-9]+]], %r2 |
Richard Sandiford | 0fb90ab | 2013-05-28 10:41:11 +0000 | [diff] [blame] | 144 | ; CHECK: cgrjle %r2, [[LIMIT]], [[KEEP:\..*]] |
Richard Sandiford | a57e13b | 2013-06-27 09:38:48 +0000 | [diff] [blame] | 145 | ; CHECK: lghi [[NEW]], 42 |
Mikael Holmen | 8b10680 | 2017-08-11 06:57:08 +0000 | [diff] [blame] | 146 | ; CHECK: j [[BB1]] |
Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame] | 147 | %res = atomicrmw min i64 *%ptr, i64 42 seq_cst |
| 148 | ret i64 %res |
| 149 | } |