blob: 0b7a54d8e02b547cd7a9805099a070a762054b92 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21
22namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000023 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000024 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000025 enum NodeType {
26 // Start the numbering where the builtin ops leave off.
Evan Cheng225a4d02005-12-17 01:21:05 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000028
Evan Cheng9c249c32006-01-09 18:33:28 +000029 /// SHLD, SHRD - Double shift instructions. These correspond to
30 /// X86::SHLDxx and X86::SHRDxx instructions.
31 SHLD,
32 SHRD,
33
Evan Cheng2dd217b2006-01-31 03:14:29 +000034 /// FAND - Bitwise logical AND of floating point values. This corresponds
35 /// to X86::ANDPS or X86::ANDPD.
36 FAND,
37
Evan Cheng4363e882007-01-05 07:55:56 +000038 /// FOR - Bitwise logical OR of floating point values. This corresponds
39 /// to X86::ORPS or X86::ORPD.
40 FOR,
41
Evan Cheng72d5c252006-01-31 22:28:30 +000042 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
43 /// to X86::XORPS or X86::XORPD.
44 FXOR,
45
Evan Cheng4363e882007-01-05 07:55:56 +000046 /// FSHL, FSRL - Shift a floating point value (in SSE register) by n bits
47 /// while shifting in 0's. These corresponds to X86::PSLLDQ or
48 /// X86::PSRLDQ.
49 FSHL,
50 FSRL,
51
Evan Cheng11613a52006-02-04 02:20:30 +000052 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
53 /// integer source in memory and FP reg result. This corresponds to the
54 /// X86::FILD*m instructions. It has three inputs (token chain, address,
55 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
56 /// also produces a flag).
Evan Cheng6305e502006-01-12 22:54:21 +000057 FILD,
Evan Cheng11613a52006-02-04 02:20:30 +000058 FILD_FLAG,
Chris Lattner76ac0682005-11-15 00:40:23 +000059
60 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
61 /// integer destination in memory and a FP reg source. This corresponds
62 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattnerf4aeff02006-10-18 18:26:48 +000063 /// has two inputs (token chain and address) and two outputs (int value
64 /// and token chain).
Chris Lattner76ac0682005-11-15 00:40:23 +000065 FP_TO_INT16_IN_MEM,
66 FP_TO_INT32_IN_MEM,
67 FP_TO_INT64_IN_MEM,
68
Evan Chenga74ce622005-12-21 02:39:21 +000069 /// FLD - This instruction implements an extending load to FP stack slots.
70 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000071 /// operand, ptr to load from, and a ValueType node indicating the type
72 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000073 FLD,
74
Evan Cheng45e190982006-01-05 00:27:02 +000075 /// FST - This instruction implements a truncating store to FP stack
76 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
77 /// chain operand, value to store, address, and a ValueType to store it
78 /// as.
79 FST,
80
81 /// FP_SET_RESULT - This corresponds to FpGETRESULT pseudo instrcuction
82 /// which copies from ST(0) to the destination. It takes a chain and writes
83 /// a RFP result and a chain.
84 FP_GET_RESULT,
85
Evan Chenga74ce622005-12-21 02:39:21 +000086 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instrcuction
87 /// which copies the source operand to ST(0). It takes a chain and writes
88 /// a chain and a flag.
89 FP_SET_RESULT,
90
Chris Lattner76ac0682005-11-15 00:40:23 +000091 /// CALL/TAILCALL - These operations represent an abstract X86 call
92 /// instruction, which includes a bunch of information. In particular the
93 /// operands of these node are:
94 ///
95 /// #0 - The incoming token chain
96 /// #1 - The callee
97 /// #2 - The number of arg bytes the caller pushes on the stack.
98 /// #3 - The number of arg bytes the callee pops off the stack.
99 /// #4 - The value to pass in AL/AX/EAX (optional)
100 /// #5 - The value to pass in DL/DX/EDX (optional)
101 ///
102 /// The result values of these nodes are:
103 ///
104 /// #0 - The outgoing token chain
105 /// #1 - The first register result value (optional)
106 /// #2 - The second register result value (optional)
107 ///
108 /// The CALL vs TAILCALL distinction boils down to whether the callee is
109 /// known not to modify the caller's stack frame, as is standard with
110 /// LLVM.
111 CALL,
112 TAILCALL,
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000113
114 /// RDTSC_DAG - This operation implements the lowering for
115 /// readcyclecounter
116 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000117
118 /// X86 compare and logical compare instructions.
Evan Cheng78038292006-04-05 23:38:46 +0000119 CMP, TEST, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +0000120
Evan Chengc1583db2005-12-21 20:21:51 +0000121 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
122 /// operand produced by a CMP instruction.
123 SETCC,
124
125 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000126 /// to select from (operand 1 is a R/W operand). Operand 3 is the
127 /// condition code, and operand 4 is the flag operand produced by a CMP
128 /// or TEST instruction. It also writes a flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000129 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000130
Evan Chengc1583db2005-12-21 20:21:51 +0000131 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
132 /// is the block to branch if condition is true, operand 3 is the
133 /// condition code, and operand 4 is the flag operand produced by a CMP
134 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000135 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000136
Evan Chengae986f12006-01-11 22:15:48 +0000137 /// Return with a flag operand. Operand 1 is the chain operand, operand
138 /// 2 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000139 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000146
147 /// LOAD_PACK Load a 128-bit packed float / double value. It has the same
148 /// operands as a normal load.
149 LOAD_PACK,
Evan Cheng5588de92006-02-18 00:15:05 +0000150
Evan Cheng5987cfb2006-07-07 08:33:52 +0000151 /// LOAD_UA Load an unaligned 128-bit value. It has the same operands as
152 /// a normal load.
153 LOAD_UA,
154
Evan Cheng5588de92006-02-18 00:15:05 +0000155 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
156 /// at function entry, used for PIC code.
157 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000158
Chris Lattnerd9e4bf52006-09-28 23:33:12 +0000159 /// Wrapper - A wrapper node for TargetConstantPool,
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000160 /// TargetExternalSymbol, and TargetGlobalAddress.
161 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000162
Evan Chengae1cd752006-11-30 21:55:46 +0000163 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
164 /// relative displacements.
165 WrapperRIP,
166
Evan Chenge7ee6a52006-03-24 23:15:12 +0000167 /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not
168 /// have to match the operand type.
169 S2VEC,
Evan Chengd097e672006-03-22 02:53:00 +0000170
Evan Chengcbffa462006-03-31 19:22:53 +0000171 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000172 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000173 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000174
175 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
176 /// corresponds to X86::PINSRW.
Evan Cheng49683ba2006-11-10 21:43:37 +0000177 PINSRW,
178
179 /// FMAX, FMIN - Floating point max and min.
180 ///
181 FMAX, FMIN
Chris Lattner76ac0682005-11-15 00:40:23 +0000182 };
183 }
184
Evan Chengd097e672006-03-22 02:53:00 +0000185 /// Define some predicates that are used for node matching.
186 namespace X86 {
Evan Cheng68ad48b2006-03-22 18:59:22 +0000187 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
188 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
189 bool isPSHUFDMask(SDNode *N);
190
Evan Chengb7fedff2006-03-29 23:07:14 +0000191 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
192 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
193 bool isPSHUFHWMask(SDNode *N);
194
195 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
196 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
197 bool isPSHUFLWMask(SDNode *N);
198
Evan Chengd27fb3e2006-03-24 01:18:28 +0000199 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
200 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
201 bool isSHUFPMask(SDNode *N);
202
Evan Cheng2595a682006-03-24 02:58:06 +0000203 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
204 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
205 bool isMOVHLPSMask(SDNode *N);
206
Evan Cheng922e1912006-11-07 22:14:24 +0000207 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
208 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
209 /// <2, 3, 2, 3>
210 bool isMOVHLPS_v_undef_Mask(SDNode *N);
211
Evan Chengc995b452006-04-06 23:23:56 +0000212 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
213 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
214 bool isMOVLPMask(SDNode *N);
215
216 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +0000217 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
218 /// as well as MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +0000219 bool isMOVHPMask(SDNode *N);
220
Evan Cheng5df75882006-03-28 00:39:58 +0000221 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
222 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +0000223 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000224
Evan Cheng2bc32802006-03-28 02:43:26 +0000225 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
226 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +0000227 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000228
Evan Chengf3b52c82006-04-05 07:20:06 +0000229 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
230 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
231 /// <0, 0, 1, 1>
232 bool isUNPCKL_v_undef_Mask(SDNode *N);
233
Evan Chenge8b51802006-04-21 01:05:10 +0000234 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
235 /// specifies a shuffle of elements that is suitable for input to MOVSS,
236 /// MOVSD, and MOVD, i.e. setting the lowest element.
237 bool isMOVLMask(SDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000238
Evan Cheng5d247f82006-04-14 21:59:03 +0000239 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
240 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
241 bool isMOVSHDUPMask(SDNode *N);
242
243 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
244 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
245 bool isMOVSLDUPMask(SDNode *N);
246
Evan Chengd097e672006-03-22 02:53:00 +0000247 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
248 /// specifies a splat of a single element.
249 bool isSplatMask(SDNode *N);
250
Evan Chenge056dd52006-10-27 21:08:32 +0000251 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
252 /// specifies a splat of zero element.
253 bool isSplatLoMask(SDNode *N);
254
Evan Cheng8fdbdf22006-03-22 08:01:21 +0000255 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
256 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
257 /// instructions.
258 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000259
260 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
261 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
262 /// instructions.
263 unsigned getShufflePSHUFHWImmediate(SDNode *N);
264
265 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
266 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
267 /// instructions.
268 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengd097e672006-03-22 02:53:00 +0000269 }
270
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000271 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 // X86TargetLowering - X86 Implementation of the TargetLowering interface
273 class X86TargetLowering : public TargetLowering {
274 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000275 int RegSaveFrameIndex; // X86-64 vararg func register save area.
276 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
277 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 int ReturnAddrIndex; // FrameIndex for return slot.
279 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
280 int BytesCallerReserves; // Number of arg bytes caller makes.
281 public:
282 X86TargetLowering(TargetMachine &TM);
283
284 // Return the number of bytes that a function should pop when it returns (in
285 // addition to the space used by the return address).
286 //
287 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
288
289 // Return the number of bytes that the caller reserves for arguments passed
290 // to this function.
291 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
292
293 /// LowerOperation - Provide custom lowering hooks for some operations.
294 ///
295 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
296
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 virtual std::pair<SDOperand, SDOperand>
298 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
299 SelectionDAG &DAG);
300
Evan Cheng5987cfb2006-07-07 08:33:52 +0000301 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
302
Evan Cheng339edad2006-01-11 00:33:36 +0000303 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
304 MachineBasicBlock *MBB);
305
Evan Cheng6af02632005-12-20 06:22:03 +0000306 /// getTargetNodeName - This method returns the name of a target specific
307 /// DAG node.
308 virtual const char *getTargetNodeName(unsigned Opcode) const;
309
Nate Begeman8a77efe2006-02-16 21:11:51 +0000310 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
311 /// in Mask are known to be either zero or one and return them in the
312 /// KnownZero/KnownOne bitsets.
313 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
314 uint64_t Mask,
315 uint64_t &KnownZero,
316 uint64_t &KnownOne,
317 unsigned Depth = 0) const;
318
Chris Lattner76ac0682005-11-15 00:40:23 +0000319 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
320
Chris Lattner298ef372006-07-11 02:54:03 +0000321 ConstraintType getConstraintType(char ConstraintLetter) const;
322
Chris Lattnerc642aa52006-01-31 19:43:35 +0000323 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000324 getRegClassForInlineAsmConstraint(const std::string &Constraint,
325 MVT::ValueType VT) const;
Chris Lattner44daa502006-10-31 20:13:11 +0000326 /// isOperandValidForConstraint - Return the specified operand (possibly
327 /// modified) if the specified SDOperand is valid for the specified target
328 /// constraint letter, otherwise return null.
329 SDOperand isOperandValidForConstraint(SDOperand Op, char ConstraintLetter,
330 SelectionDAG &DAG);
331
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000332 /// getRegForInlineAsmConstraint - Given a physical register constraint
333 /// (e.g. {edx}), return the register number and the register class for the
334 /// register. This should only be used for C_Register constraints. On
335 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000336 std::pair<unsigned, const TargetRegisterClass*>
337 getRegForInlineAsmConstraint(const std::string &Constraint,
338 MVT::ValueType VT) const;
339
Evan Cheng2dd2c652006-03-13 23:20:37 +0000340 /// isLegalAddressImmediate - Return true if the integer value or
341 /// GlobalValue can be used as the offset of the target addressing mode.
342 virtual bool isLegalAddressImmediate(int64_t V) const;
343 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
344
Evan Cheng68ad48b2006-03-22 18:59:22 +0000345 /// isShuffleMaskLegal - Targets can use this to indicate that they only
346 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000347 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
348 /// values are assumed to be legal.
Evan Cheng021bb7c2006-03-22 22:07:06 +0000349 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000350
351 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
352 /// used by Targets can use this to indicate if there is a suitable
353 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
354 /// pool entry.
355 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
356 MVT::ValueType EVT,
357 SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000358 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000359 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
360 /// make the right decision when generating code for different targets.
361 const X86Subtarget *Subtarget;
362
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000363 /// X86StackPtr - X86 physical register used as stack ptr.
364 unsigned X86StackPtr;
365
Evan Chenga9467aa2006-04-25 20:13:52 +0000366 /// X86ScalarSSE - Select between SSE2 or x87 floating point ops.
367 bool X86ScalarSSE;
368
Chris Lattner76ac0682005-11-15 00:40:23 +0000369 // C Calling Convention implementation.
Evan Cheng17e734f2006-05-23 21:06:34 +0000370 SDOperand LowerCCCArguments(SDOperand Op, SelectionDAG &DAG);
Evan Cheng2a330942006-05-25 00:59:30 +0000371 SDOperand LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000372
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000373 // X86-64 C Calling Convention implementation.
374 SDOperand LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG);
375 SDOperand LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG);
376
Chris Lattner76ac0682005-11-15 00:40:23 +0000377 // Fast Calling Convention implementation.
Evan Cheng2a330942006-05-25 00:59:30 +0000378 SDOperand LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +0000379 SDOperand LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
380 bool isFastCall);
381
382 // StdCall Calling Convention implementation.
383 SDOperand LowerStdCallCCArguments(SDOperand Op, SelectionDAG &DAG);
384 SDOperand LowerStdCallCCCallTo(SDOperand Op, SelectionDAG &DAG);
385
386 // FastCall Calling Convention implementation.
387 SDOperand LowerFastCallCCArguments(SDOperand Op, SelectionDAG &DAG);
Evan Chengcde9e302006-01-27 08:10:46 +0000388
Evan Chenga9467aa2006-04-25 20:13:52 +0000389 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
390 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
391 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
392 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
393 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
394 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
395 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
396 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
397 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
398 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
399 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
400 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
401 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
Evan Cheng4363e882007-01-05 07:55:56 +0000402 SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +0000403 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG, SDOperand Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +0000404 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
405 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
406 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
407 SDOperand LowerMEMCPY(SDOperand Op, SelectionDAG &DAG);
408 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
Evan Cheng2a330942006-05-25 00:59:30 +0000409 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000410 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000411 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000412 SDOperand LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG);
413 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
414 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000415 };
416}
417
Evan Cheng38c5aee2006-06-24 08:36:10 +0000418// FASTCC_NUM_INT_ARGS_INREGS - This is the max number of integer arguments
419// to pass in registers. 0 is none, 1 is is "use EAX", 2 is "use EAX and
420// EDX". Anything more is illegal.
421//
422// FIXME: The linscan register allocator currently has problem with
423// coalescing. At the time of this writing, whenever it decides to coalesce
424// a physreg with a virtreg, this increases the size of the physreg's live
425// range, and the live range cannot ever be reduced. This causes problems if
426// too many physregs are coaleced with virtregs, which can cause the register
427// allocator to wedge itself.
428//
429// This code triggers this problem more often if we pass args in registers,
430// so disable it until this is fixed.
431//
432#define FASTCC_NUM_INT_ARGS_INREGS 0
433
Chris Lattner76ac0682005-11-15 00:40:23 +0000434#endif // X86ISELLOWERING_H