blob: 5787962ba0c42b04344d63a4bc4f2a9ef0e408ce [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21
22namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000023 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000024 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000025 enum NodeType {
26 // Start the numbering where the builtin ops leave off.
Evan Cheng225a4d02005-12-17 01:21:05 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000028
Evan Cheng9c249c32006-01-09 18:33:28 +000029 /// ADD_FLAG, SUB_FLAG - Same as ISD::ADD and ISD::SUB except it also
30 /// produces a flag result.
31 ADD_FLAG,
32 SUB_FLAG,
33
34 /// ADC, SBB - Add with carry and subtraction with borrow. These
35 /// correspond to X86::ADCxx and X86::SBBxx instructions.
36 ADC,
37 SBB,
38
39 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng6305e502006-01-12 22:54:21 +000044 /// FILD - This instruction implements SINT_TO_FP with the integer source
45 /// in memory and FP reg result. This corresponds to the X86::FILD*m
46 /// instructions. It has three inputs (token chain, address, and source
47 /// type) and two outputs (FP value and token chain).
48 FILD,
Chris Lattner76ac0682005-11-15 00:40:23 +000049
50 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
51 /// integer destination in memory and a FP reg source. This corresponds
52 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Evan Cheng6305e502006-01-12 22:54:21 +000053 /// has two inputs (token chain and address) and two outputs (int value and
Chris Lattner76ac0682005-11-15 00:40:23 +000054 /// token chain).
55 FP_TO_INT16_IN_MEM,
56 FP_TO_INT32_IN_MEM,
57 FP_TO_INT64_IN_MEM,
58
Evan Chenga74ce622005-12-21 02:39:21 +000059 /// FLD - This instruction implements an extending load to FP stack slots.
60 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000061 /// operand, ptr to load from, and a ValueType node indicating the type
62 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000063 FLD,
64
Evan Cheng45e190982006-01-05 00:27:02 +000065 /// FST - This instruction implements a truncating store to FP stack
66 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
67 /// chain operand, value to store, address, and a ValueType to store it
68 /// as.
69 FST,
70
71 /// FP_SET_RESULT - This corresponds to FpGETRESULT pseudo instrcuction
72 /// which copies from ST(0) to the destination. It takes a chain and writes
73 /// a RFP result and a chain.
74 FP_GET_RESULT,
75
Evan Chenga74ce622005-12-21 02:39:21 +000076 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instrcuction
77 /// which copies the source operand to ST(0). It takes a chain and writes
78 /// a chain and a flag.
79 FP_SET_RESULT,
80
Chris Lattner76ac0682005-11-15 00:40:23 +000081 /// CALL/TAILCALL - These operations represent an abstract X86 call
82 /// instruction, which includes a bunch of information. In particular the
83 /// operands of these node are:
84 ///
85 /// #0 - The incoming token chain
86 /// #1 - The callee
87 /// #2 - The number of arg bytes the caller pushes on the stack.
88 /// #3 - The number of arg bytes the callee pops off the stack.
89 /// #4 - The value to pass in AL/AX/EAX (optional)
90 /// #5 - The value to pass in DL/DX/EDX (optional)
91 ///
92 /// The result values of these nodes are:
93 ///
94 /// #0 - The outgoing token chain
95 /// #1 - The first register result value (optional)
96 /// #2 - The second register result value (optional)
97 ///
98 /// The CALL vs TAILCALL distinction boils down to whether the callee is
99 /// known not to modify the caller's stack frame, as is standard with
100 /// LLVM.
101 CALL,
102 TAILCALL,
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000103
104 /// RDTSC_DAG - This operation implements the lowering for
105 /// readcyclecounter
106 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000107
108 /// X86 compare and logical compare instructions.
109 CMP, TEST,
110
Evan Chengc1583db2005-12-21 20:21:51 +0000111 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
112 /// operand produced by a CMP instruction.
113 SETCC,
114
115 /// X86 conditional moves. Operand 1 and operand 2 are the two values
116 /// to select from (operand 1 is a R/W operand). Operand 3 is the condition
117 /// code, and operand 4 is the flag operand produced by a CMP or TEST
Evan Cheng9c249c32006-01-09 18:33:28 +0000118 /// instruction. It also writes a flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000119 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000120
Evan Chengc1583db2005-12-21 20:21:51 +0000121 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
122 /// is the block to branch if condition is true, operand 3 is the
123 /// condition code, and operand 4 is the flag operand produced by a CMP
124 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000125 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000126
Evan Chengae986f12006-01-11 22:15:48 +0000127 /// Return with a flag operand. Operand 1 is the chain operand, operand
128 /// 2 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000129 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000130
131 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
132 REP_STOS,
133
134 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
135 REP_MOVS,
Chris Lattner76ac0682005-11-15 00:40:23 +0000136 };
Evan Cheng172fce72006-01-06 00:43:03 +0000137
138 // X86 specific condition code. These correspond to X86_*_COND in
139 // X86InstrInfo.td. They must be kept in synch.
140 enum CondCode {
141 COND_A = 0,
142 COND_AE = 1,
143 COND_B = 2,
144 COND_BE = 3,
145 COND_E = 4,
146 COND_G = 5,
147 COND_GE = 6,
148 COND_L = 7,
149 COND_LE = 8,
150 COND_NE = 9,
151 COND_NO = 10,
152 COND_NP = 11,
153 COND_NS = 12,
154 COND_O = 13,
155 COND_P = 14,
156 COND_S = 15,
157 COND_INVALID
158 };
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 }
160
161 //===----------------------------------------------------------------------===//
162 // X86TargetLowering - X86 Implementation of the TargetLowering interface
163 class X86TargetLowering : public TargetLowering {
164 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
165 int ReturnAddrIndex; // FrameIndex for return slot.
166 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
167 int BytesCallerReserves; // Number of arg bytes caller makes.
168 public:
169 X86TargetLowering(TargetMachine &TM);
170
171 // Return the number of bytes that a function should pop when it returns (in
172 // addition to the space used by the return address).
173 //
174 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
175
176 // Return the number of bytes that the caller reserves for arguments passed
177 // to this function.
178 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
179
180 /// LowerOperation - Provide custom lowering hooks for some operations.
181 ///
182 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
183
184 /// LowerArguments - This hook must be implemented to indicate how we should
185 /// lower the arguments for the specified function, into the specified DAG.
186 virtual std::vector<SDOperand>
187 LowerArguments(Function &F, SelectionDAG &DAG);
188
189 /// LowerCallTo - This hook lowers an abstract call to a function into an
190 /// actual call.
191 virtual std::pair<SDOperand, SDOperand>
192 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
193 bool isTailCall, SDOperand Callee, ArgListTy &Args,
194 SelectionDAG &DAG);
195
Evan Chenga74ce622005-12-21 02:39:21 +0000196 virtual SDOperand LowerReturnTo(SDOperand Chain, SDOperand Op,
197 SelectionDAG &DAG);
198
Chris Lattner76ac0682005-11-15 00:40:23 +0000199 virtual std::pair<SDOperand, SDOperand>
200 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
201 SelectionDAG &DAG);
202
Evan Cheng339edad2006-01-11 00:33:36 +0000203 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
204 MachineBasicBlock *MBB);
205
Evan Cheng6af02632005-12-20 06:22:03 +0000206 /// getTargetNodeName - This method returns the name of a target specific
207 /// DAG node.
208 virtual const char *getTargetNodeName(unsigned Opcode) const;
209
Evan Cheng9cdc16c2005-12-21 23:05:39 +0000210 /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
211 /// be zero. Op is expected to be a target specific node. Used by DAG
212 /// combiner.
213 virtual bool isMaskedValueZeroForTargetNode(const SDOperand &Op,
214 uint64_t Mask) const;
215
Chris Lattner76ac0682005-11-15 00:40:23 +0000216 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
217
218 private:
219 // C Calling Convention implementation.
220 std::vector<SDOperand> LowerCCCArguments(Function &F, SelectionDAG &DAG);
221 std::pair<SDOperand, SDOperand>
222 LowerCCCCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
223 bool isTailCall,
224 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
225
226 // Fast Calling Convention implementation.
227 std::vector<SDOperand> LowerFastCCArguments(Function &F, SelectionDAG &DAG);
228 std::pair<SDOperand, SDOperand>
229 LowerFastCCCallTo(SDOperand Chain, const Type *RetTy, bool isTailCall,
230 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Evan Chengcde9e302006-01-27 08:10:46 +0000231
232 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
233 /// make the right decision when generating code for different targets.
234 const X86Subtarget *Subtarget;
235
236 /// X86ScalarSSE - Select between SSE2 or x87 floating point ops.
237 bool X86ScalarSSE;
Chris Lattner76ac0682005-11-15 00:40:23 +0000238 };
239}
240
241#endif // X86ISELLOWERING_H