Vincent Lejeune | dec1875 | 2013-06-05 21:38:04 +0000 | [diff] [blame] | 1 | ;RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s |
| 2 | |
| 3 | ;CHECK-NOT: MOV |
| 4 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 5 | define amdgpu_vs void @test(<4 x float> inreg %reg0) { |
Vincent Lejeune | f143af3 | 2013-11-11 22:10:24 +0000 | [diff] [blame] | 6 | %1 = extractelement <4 x float> %reg0, i32 0 |
| 7 | %2 = extractelement <4 x float> %reg0, i32 1 |
| 8 | %3 = extractelement <4 x float> %reg0, i32 2 |
| 9 | %4 = extractelement <4 x float> %reg0, i32 3 |
Vincent Lejeune | dec1875 | 2013-06-05 21:38:04 +0000 | [diff] [blame] | 10 | %5 = fmul float %1, 3.0 |
| 11 | %6 = fmul float %2, 3.0 |
| 12 | %7 = fmul float %3, 3.0 |
| 13 | %8 = fmul float %4, 3.0 |
| 14 | %9 = insertelement <4 x float> undef, float %5, i32 0 |
| 15 | %10 = insertelement <4 x float> %9, float %6, i32 1 |
| 16 | %11 = insertelement <4 x float> undef, float %7, i32 0 |
| 17 | %12 = insertelement <4 x float> %11, float %5, i32 1 |
| 18 | %13 = insertelement <4 x float> undef, float %8, i32 0 |
Matt Arsenault | 59bd301 | 2016-01-22 19:00:09 +0000 | [diff] [blame] | 19 | %14 = call <4 x float> @llvm.r600.tex(<4 x float> %10, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0) |
| 20 | %15 = call <4 x float> @llvm.r600.tex(<4 x float> %12, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0) |
| 21 | %16 = call <4 x float> @llvm.r600.tex(<4 x float> %13, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0) |
Vincent Lejeune | dec1875 | 2013-06-05 21:38:04 +0000 | [diff] [blame] | 22 | %17 = fadd <4 x float> %14, %15 |
| 23 | %18 = fadd <4 x float> %17, %16 |
Matt Arsenault | 82e5e1e | 2016-07-15 21:27:08 +0000 | [diff] [blame^] | 24 | call void @llvm.r600.store.swizzle(<4 x float> %18, i32 0, i32 0) |
Vincent Lejeune | dec1875 | 2013-06-05 21:38:04 +0000 | [diff] [blame] | 25 | ret void |
| 26 | } |
| 27 | |
Matt Arsenault | 59bd301 | 2016-01-22 19:00:09 +0000 | [diff] [blame] | 28 | declare <4 x float> @llvm.r600.tex(<4 x float>, i32, i32, i32, i32, i32, i32, i32, i32, i32) readnone |
Matt Arsenault | 82e5e1e | 2016-07-15 21:27:08 +0000 | [diff] [blame^] | 29 | declare void @llvm.r600.store.swizzle(<4 x float>, i32, i32) |