blob: 74a1392190b54c99247bb6c51ca40fc5a5e19748 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PowerPCSubtarget.cpp - PPC Subtarget Information ------------------===//
Nate Begeman3bcfcd92005-08-04 07:12:09 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begeman3bcfcd92005-08-04 07:12:09 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the PPC specific subclass of TargetSubtargetInfo.
Nate Begeman3bcfcd92005-08-04 07:12:09 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000014#include "PPCSubtarget.h"
15#include "PPC.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "PPCRegisterInfo.h"
Hal Finkela0014a52013-07-15 22:29:40 +000017#include "llvm/CodeGen/MachineFunction.h"
Hal Finkel21442b22013-09-11 23:05:25 +000018#include "llvm/CodeGen/MachineScheduler.h"
Hal Finkela0014a52013-07-15 22:29:40 +000019#include "llvm/IR/Attributes.h"
Hal Finkela0014a52013-07-15 22:29:40 +000020#include "llvm/IR/Function.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000021#include "llvm/IR/GlobalValue.h"
Hal Finkel59b0ee82012-06-12 03:03:13 +000022#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000023#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/Target/TargetMachine.h"
Dan Gohman906152a2009-01-05 17:59:02 +000025#include <cstdlib>
Evan Cheng54b68e32011-07-01 20:45:01 +000026
Chandler Carruthd174b722014-04-22 02:03:14 +000027using namespace llvm;
28
Chandler Carruthe96dd892014-04-21 22:55:11 +000029#define DEBUG_TYPE "ppc-subtarget"
30
Evan Cheng54b68e32011-07-01 20:45:01 +000031#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000032#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000033#include "PPCGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000034
Evan Chengfe6e4052011-06-30 01:53:36 +000035PPCSubtarget::PPCSubtarget(const std::string &TT, const std::string &CPU,
Hal Finkel940ab932014-02-28 00:27:01 +000036 const std::string &FS, bool is64Bit,
37 CodeGenOpt::Level OptLevel)
Eric Christopherd1309ee2014-05-13 20:49:08 +000038 : PPCGenSubtargetInfo(TT, CPU, FS), IsPPC64(is64Bit), TargetTriple(TT),
39 OptLevel(OptLevel) {
Hal Finkela0014a52013-07-15 22:29:40 +000040 initializeEnvironment();
Eric Christopherd1309ee2014-05-13 20:49:08 +000041 resetSubtargetFeatures(CPU, FS);
Hal Finkela0014a52013-07-15 22:29:40 +000042}
Chris Lattner983a4152005-08-05 22:05:03 +000043
Hal Finkela0014a52013-07-15 22:29:40 +000044/// SetJITMode - This is called to inform the subtarget info that we are
45/// producing code for the JIT.
46void PPCSubtarget::SetJITMode() {
47 // JIT mode doesn't want lazy resolver stubs, it knows exactly where
48 // everything is. This matters for PPC64, which codegens in PIC mode without
49 // stubs.
50 HasLazyResolverStubs = false;
51
52 // Calls to external functions need to use indirect calls
53 IsJITCodeModel = true;
54}
55
56void PPCSubtarget::resetSubtargetFeatures(const MachineFunction *MF) {
57 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
58 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
59 "target-cpu");
60 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
61 "target-features");
62 std::string CPU =
63 !CPUAttr.hasAttribute(Attribute::None) ? CPUAttr.getValueAsString() : "";
64 std::string FS =
65 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
66 if (!FS.empty()) {
67 initializeEnvironment();
68 resetSubtargetFeatures(CPU, FS);
69 }
70}
71
72void PPCSubtarget::initializeEnvironment() {
73 StackAlignment = 16;
74 DarwinDirective = PPC::DIR_NONE;
75 HasMFOCRF = false;
76 Has64BitSupport = false;
77 Use64BitRegs = false;
Hal Finkel940ab932014-02-28 00:27:01 +000078 UseCRBits = false;
Hal Finkela0014a52013-07-15 22:29:40 +000079 HasAltivec = false;
80 HasQPX = false;
Hal Finkel27774d92014-03-13 07:58:58 +000081 HasVSX = false;
Hal Finkeldbc78e12013-08-19 05:01:02 +000082 HasFCPSGN = false;
Hal Finkela0014a52013-07-15 22:29:40 +000083 HasFSQRT = false;
84 HasFRE = false;
85 HasFRES = false;
86 HasFRSQRTE = false;
87 HasFRSQRTES = false;
88 HasRecipPrec = false;
89 HasSTFIWX = false;
90 HasLFIWAX = false;
91 HasFPRND = false;
92 HasFPCVT = false;
93 HasISEL = false;
94 HasPOPCNTD = false;
95 HasLDBRX = false;
96 IsBookE = false;
Hal Finkel0096dbd2013-09-12 14:40:06 +000097 DeprecatedMFTB = false;
98 DeprecatedDST = false;
Hal Finkela0014a52013-07-15 22:29:40 +000099 HasLazyResolverStubs = false;
100 IsJITCodeModel = false;
101}
102
103void PPCSubtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Jim Laskey19058c32005-09-01 21:38:21 +0000104 // Determine default and user specified characteristics
Evan Chengfe6e4052011-06-30 01:53:36 +0000105 std::string CPUName = CPU;
106 if (CPUName.empty())
107 CPUName = "generic";
Hal Finkel59b0ee82012-06-12 03:03:13 +0000108#if (defined(__APPLE__) || defined(__linux__)) && \
109 (defined(__ppc__) || defined(__powerpc__))
Evan Chengfe6e4052011-06-30 01:53:36 +0000110 if (CPUName == "generic")
Hal Finkel59b0ee82012-06-12 03:03:13 +0000111 CPUName = sys::getHostCPUName();
Jim Laskey19058c32005-09-01 21:38:21 +0000112#endif
Jim Laskeya2b52352005-10-26 17:30:34 +0000113
Evan Cheng54b68e32011-07-01 20:45:01 +0000114 // Initialize scheduling itinerary for the specified CPU.
115 InstrItins = getInstrItineraryForCPU(CPUName);
116
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +0000117 // Make sure 64-bit features are available when CPUname is generic
118 std::string FullFS = FS;
119
Chris Lattner16682ff2006-06-16 17:50:12 +0000120 // If we are generating code for ppc64, verify that options make sense.
Hal Finkela0014a52013-07-15 22:29:40 +0000121 if (IsPPC64) {
Dale Johannesen2e019122008-02-15 18:40:53 +0000122 Has64BitSupport = true;
Chris Lattner61d70312006-06-16 20:05:06 +0000123 // Silently force 64-bit register use on ppc64.
124 Use64BitRegs = true;
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +0000125 if (!FullFS.empty())
126 FullFS = "+64bit," + FullFS;
127 else
128 FullFS = "+64bit";
Chris Lattner16682ff2006-06-16 17:50:12 +0000129 }
Will Schmidt2247f8a2012-10-04 16:20:24 +0000130
Eric Christopherd1309ee2014-05-13 20:49:08 +0000131 // At -O2 and above, track CR bits as individual registers.
132 if (OptLevel >= CodeGenOpt::Default) {
133 if (!FullFS.empty())
134 FullFS = "+crbits," + FullFS;
135 else
136 FullFS = "+crbits";
137 }
138
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +0000139 // Parse features string.
140 ParseSubtargetFeatures(CPUName, FullFS);
141
Chris Lattner16682ff2006-06-16 17:50:12 +0000142 // If the user requested use of 64-bit regs, but the cpu selected doesn't
Dale Johannesen2e019122008-02-15 18:40:53 +0000143 // support it, ignore.
144 if (use64BitRegs() && !has64BitSupport())
Chris Lattner16682ff2006-06-16 17:50:12 +0000145 Use64BitRegs = false;
Chris Lattnerf4646a72006-12-11 23:22:45 +0000146
147 // Set up darwin-specific properties.
Chris Lattnere6555212009-08-11 22:49:34 +0000148 if (isDarwin())
Chris Lattnerf4646a72006-12-11 23:22:45 +0000149 HasLazyResolverStubs = true;
Hal Finkele1df9092013-01-30 23:43:27 +0000150
151 // QPX requires a 32-byte aligned stack. Note that we need to do this if
152 // we're compiling for a BG/Q system regardless of whether or not QPX
153 // is enabled because external functions will assume this alignment.
154 if (hasQPX() || isBGQ())
155 StackAlignment = 32;
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000156
157 // Determine endianness.
158 IsLittleEndian = (TargetTriple.getArch() == Triple::ppc64le);
Bill Schmidt82f9e8a2014-06-05 16:21:13 +0000159
160 // FIXME: For now, we disable VSX in little-endian mode until endian
161 // issues in those instructions can be addressed.
162 if (IsLittleEndian)
163 HasVSX = false;
Chris Lattnerf4646a72006-12-11 23:22:45 +0000164}
165
Chris Lattnerf4646a72006-12-11 23:22:45 +0000166/// hasLazyResolverStub - Return true if accesses to the specified global have
167/// to go through a dyld lazy resolution stub. This means that an extra load
168/// is required to get the address of the global.
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000169bool PPCSubtarget::hasLazyResolverStub(const GlobalValue *GV,
170 const TargetMachine &TM) const {
Chris Lattneredb9d842010-11-15 02:46:57 +0000171 // We never have stubs if HasLazyResolverStubs=false or if in static mode.
Chris Lattnerf4646a72006-12-11 23:22:45 +0000172 if (!HasLazyResolverStubs || TM.getRelocationModel() == Reloc::Static)
173 return false;
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000174 // If symbol visibility is hidden, the extra load is not needed if
175 // the symbol is definitely defined in the current translation unit.
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000176 bool isDecl = GV->isDeclaration() && !GV->isMaterializable();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000177 if (GV->hasHiddenVisibility() && !isDecl && !GV->hasCommonLinkage())
178 return false;
Chris Lattnerf4646a72006-12-11 23:22:45 +0000179 return GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000180 GV->hasCommonLinkage() || isDecl;
Nate Begeman3bcfcd92005-08-04 07:12:09 +0000181}
Hal Finkel58ca3602011-12-02 04:58:02 +0000182
183bool PPCSubtarget::enablePostRAScheduler(
184 CodeGenOpt::Level OptLevel,
185 TargetSubtargetInfo::AntiDepBreakMode& Mode,
186 RegClassVector& CriticalPathRCs) const {
Hal Finkel7fe6a532013-09-12 05:24:49 +0000187 Mode = TargetSubtargetInfo::ANTIDEP_ALL;
Hal Finkel58ca3602011-12-02 04:58:02 +0000188
Hal Finkel58ca3602011-12-02 04:58:02 +0000189 CriticalPathRCs.clear();
190
191 if (isPPC64())
192 CriticalPathRCs.push_back(&PPC::G8RCRegClass);
193 else
194 CriticalPathRCs.push_back(&PPC::GPRCRegClass);
Hal Finkela8100282012-06-10 11:15:36 +0000195
Hal Finkel58ca3602011-12-02 04:58:02 +0000196 return OptLevel >= CodeGenOpt::Default;
197}
198
Hal Finkel42daeae2013-11-30 20:55:12 +0000199// Embedded cores need aggressive scheduling (and some others also benefit).
Hal Finkel21442b22013-09-11 23:05:25 +0000200static bool needsAggressiveScheduling(unsigned Directive) {
201 switch (Directive) {
202 default: return false;
203 case PPC::DIR_440:
204 case PPC::DIR_A2:
205 case PPC::DIR_E500mc:
206 case PPC::DIR_E5500:
Hal Finkel42daeae2013-11-30 20:55:12 +0000207 case PPC::DIR_PWR7:
Hal Finkel21442b22013-09-11 23:05:25 +0000208 return true;
209 }
210}
211
212bool PPCSubtarget::enableMachineScheduler() const {
213 // Enable MI scheduling for the embedded cores.
214 // FIXME: Enable this for all cores (some additional modeling
215 // may be necessary).
216 return needsAggressiveScheduling(DarwinDirective);
217}
218
219void PPCSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
220 MachineInstr *begin,
221 MachineInstr *end,
222 unsigned NumRegionInstrs) const {
223 if (needsAggressiveScheduling(DarwinDirective)) {
224 Policy.OnlyTopDown = false;
225 Policy.OnlyBottomUp = false;
226 }
227
228 // Spilling is generally expensive on all PPC cores, so always enable
229 // register-pressure tracking.
230 Policy.ShouldTrackPressure = true;
231}
232
233bool PPCSubtarget::useAA() const {
234 // Use AA during code generation for the embedded cores.
235 return needsAggressiveScheduling(DarwinDirective);
236}
237