blob: c0d2de90467a1aea0a9995d7d277c13c401755d9 [file] [log] [blame]
Eugene Zelenko4d060b72017-07-29 00:56:56 +00001//===- HexagonGenPredicate.cpp --------------------------------------------===//
Krzysztof Parzyszek75874472015-07-14 19:30:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000010#include "HexagonInstrInfo.h"
11#include "HexagonSubtarget.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000012#include "llvm/ADT/SetVector.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000013#include "llvm/ADT/StringRef.h"
14#include "llvm/CodeGen/MachineBasicBlock.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000015#include "llvm/CodeGen/MachineDominators.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000016#include "llvm/CodeGen/MachineFunction.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000018#include "llvm/CodeGen/MachineInstr.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000020#include "llvm/CodeGen/MachineOperand.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000022#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000023#include "llvm/IR/DebugLoc.h"
24#include "llvm/Pass.h"
25#include "llvm/Support/Compiler.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000026#include "llvm/Support/Debug.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000027#include "llvm/Support/ErrorHandling.h"
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000028#include "llvm/Support/raw_ostream.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000029#include <cassert>
30#include <iterator>
31#include <map>
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000032#include <queue>
33#include <set>
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000034#include <utility>
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000035
Jakub Kuderski34327d22017-07-13 20:26:45 +000036#define DEBUG_TYPE "gen-pred"
37
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000038using namespace llvm;
39
40namespace llvm {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000041
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000042 void initializeHexagonGenPredicatePass(PassRegistry& Registry);
43 FunctionPass *createHexagonGenPredicate();
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000044
45} // end namespace llvm
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000046
47namespace {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000048
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000049 struct Register {
50 unsigned R, S;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000051
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000052 Register(unsigned r = 0, unsigned s = 0) : R(r), S(s) {}
53 Register(const MachineOperand &MO) : R(MO.getReg()), S(MO.getSubReg()) {}
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000054
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000055 bool operator== (const Register &Reg) const {
56 return R == Reg.R && S == Reg.S;
57 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000058
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000059 bool operator< (const Register &Reg) const {
60 return R < Reg.R || (R == Reg.R && S < Reg.S);
61 }
62 };
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000063
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000064 struct PrintRegister {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000065 friend raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR);
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000066
67 PrintRegister(Register R, const TargetRegisterInfo &I) : Reg(R), TRI(I) {}
68
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000069 private:
70 Register Reg;
71 const TargetRegisterInfo &TRI;
72 };
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000073
Krzysztof Parzyszekfdfaae42015-07-14 21:03:24 +000074 raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR)
75 LLVM_ATTRIBUTE_UNUSED;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000076 raw_ostream &operator<< (raw_ostream &OS, const PrintRegister &PR) {
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +000077 return OS << printReg(PR.Reg.R, &PR.TRI, PR.Reg.S);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000078 }
79
80 class HexagonGenPredicate : public MachineFunctionPass {
81 public:
82 static char ID;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000083
Eugene Zelenko4d060b72017-07-29 00:56:56 +000084 HexagonGenPredicate() : MachineFunctionPass(ID) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000085 initializeHexagonGenPredicatePass(*PassRegistry::getPassRegistry());
86 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000087
88 StringRef getPassName() const override {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000089 return "Hexagon generate predicate operations";
90 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000091
92 void getAnalysisUsage(AnalysisUsage &AU) const override {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000093 AU.addRequired<MachineDominatorTree>();
94 AU.addPreserved<MachineDominatorTree>();
95 MachineFunctionPass::getAnalysisUsage(AU);
96 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000097
98 bool runOnMachineFunction(MachineFunction &MF) override;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000099
100 private:
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000101 using VectOfInst = SetVector<MachineInstr *>;
102 using SetOfReg = std::set<Register>;
103 using RegToRegMap = std::map<Register, Register>;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000104
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000105 const HexagonInstrInfo *TII = nullptr;
106 const HexagonRegisterInfo *TRI = nullptr;
107 MachineRegisterInfo *MRI = nullptr;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000108 SetOfReg PredGPRs;
109 VectOfInst PUsers;
110 RegToRegMap G2P;
111
112 bool isPredReg(unsigned R);
113 void collectPredicateGPR(MachineFunction &MF);
114 void processPredicateGPR(const Register &Reg);
115 unsigned getPredForm(unsigned Opc);
116 bool isConvertibleToPredForm(const MachineInstr *MI);
117 bool isScalarCmp(unsigned Opc);
118 bool isScalarPred(Register PredReg);
119 Register getPredRegFor(const Register &Reg);
120 bool convertToPredForm(MachineInstr *MI);
121 bool eliminatePredCopies(MachineFunction &MF);
122 };
123
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000124} // end anonymous namespace
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000125
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000126char HexagonGenPredicate::ID = 0;
127
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000128INITIALIZE_PASS_BEGIN(HexagonGenPredicate, "hexagon-gen-pred",
129 "Hexagon generate predicate operations", false, false)
130INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
131INITIALIZE_PASS_END(HexagonGenPredicate, "hexagon-gen-pred",
132 "Hexagon generate predicate operations", false, false)
133
134bool HexagonGenPredicate::isPredReg(unsigned R) {
135 if (!TargetRegisterInfo::isVirtualRegister(R))
136 return false;
137 const TargetRegisterClass *RC = MRI->getRegClass(R);
138 return RC == &Hexagon::PredRegsRegClass;
139}
140
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000141unsigned HexagonGenPredicate::getPredForm(unsigned Opc) {
142 using namespace Hexagon;
143
144 switch (Opc) {
145 case A2_and:
146 case A2_andp:
147 return C2_and;
148 case A4_andn:
149 case A4_andnp:
150 return C2_andn;
151 case M4_and_and:
152 return C4_and_and;
153 case M4_and_andn:
154 return C4_and_andn;
155 case M4_and_or:
156 return C4_and_or;
157
158 case A2_or:
159 case A2_orp:
160 return C2_or;
161 case A4_orn:
162 case A4_ornp:
163 return C2_orn;
164 case M4_or_and:
165 return C4_or_and;
166 case M4_or_andn:
167 return C4_or_andn;
168 case M4_or_or:
169 return C4_or_or;
170
171 case A2_xor:
172 case A2_xorp:
173 return C2_xor;
174
175 case C2_tfrrp:
176 return COPY;
177 }
178 // The opcode corresponding to 0 is TargetOpcode::PHI. We can use 0 here
179 // to denote "none", but we need to make sure that none of the valid opcodes
180 // that we return will ever be 0.
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +0000181 static_assert(PHI == 0, "Use different value for <none>");
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000182 return 0;
183}
184
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000185bool HexagonGenPredicate::isConvertibleToPredForm(const MachineInstr *MI) {
186 unsigned Opc = MI->getOpcode();
187 if (getPredForm(Opc) != 0)
188 return true;
189
190 // Comparisons against 0 are also convertible. This does not apply to
191 // A4_rcmpeqi or A4_rcmpneqi, since they produce values 0 or 1, which
192 // may not match the value that the predicate register would have if
193 // it was converted to a predicate form.
194 switch (Opc) {
195 case Hexagon::C2_cmpeqi:
196 case Hexagon::C4_cmpneqi:
197 if (MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0)
198 return true;
199 break;
200 }
201 return false;
202}
203
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000204void HexagonGenPredicate::collectPredicateGPR(MachineFunction &MF) {
205 for (MachineFunction::iterator A = MF.begin(), Z = MF.end(); A != Z; ++A) {
206 MachineBasicBlock &B = *A;
207 for (MachineBasicBlock::iterator I = B.begin(), E = B.end(); I != E; ++I) {
208 MachineInstr *MI = &*I;
209 unsigned Opc = MI->getOpcode();
210 switch (Opc) {
211 case Hexagon::C2_tfrpr:
212 case TargetOpcode::COPY:
213 if (isPredReg(MI->getOperand(1).getReg())) {
214 Register RD = MI->getOperand(0);
215 if (TargetRegisterInfo::isVirtualRegister(RD.R))
216 PredGPRs.insert(RD);
217 }
218 break;
219 }
220 }
221 }
222}
223
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000224void HexagonGenPredicate::processPredicateGPR(const Register &Reg) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000225 LLVM_DEBUG(dbgs() << __func__ << ": " << printReg(Reg.R, TRI, Reg.S) << "\n");
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000226 using use_iterator = MachineRegisterInfo::use_iterator;
227
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000228 use_iterator I = MRI->use_begin(Reg.R), E = MRI->use_end();
229 if (I == E) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000230 LLVM_DEBUG(dbgs() << "Dead reg: " << printReg(Reg.R, TRI, Reg.S) << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000231 MachineInstr *DefI = MRI->getVRegDef(Reg.R);
232 DefI->eraseFromParent();
233 return;
234 }
235
236 for (; I != E; ++I) {
237 MachineInstr *UseI = I->getParent();
238 if (isConvertibleToPredForm(UseI))
239 PUsers.insert(UseI);
240 }
241}
242
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000243Register HexagonGenPredicate::getPredRegFor(const Register &Reg) {
244 // Create a predicate register for a given Reg. The newly created register
245 // will have its value copied from Reg, so that it can be later used as
246 // an operand in other instructions.
247 assert(TargetRegisterInfo::isVirtualRegister(Reg.R));
248 RegToRegMap::iterator F = G2P.find(Reg);
249 if (F != G2P.end())
250 return F->second;
251
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000252 LLVM_DEBUG(dbgs() << __func__ << ": " << PrintRegister(Reg, *TRI));
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000253 MachineInstr *DefI = MRI->getVRegDef(Reg.R);
254 assert(DefI);
255 unsigned Opc = DefI->getOpcode();
256 if (Opc == Hexagon::C2_tfrpr || Opc == TargetOpcode::COPY) {
257 assert(DefI->getOperand(0).isDef() && DefI->getOperand(1).isUse());
258 Register PR = DefI->getOperand(1);
259 G2P.insert(std::make_pair(Reg, PR));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000260 LLVM_DEBUG(dbgs() << " -> " << PrintRegister(PR, *TRI) << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000261 return PR;
262 }
263
264 MachineBasicBlock &B = *DefI->getParent();
265 DebugLoc DL = DefI->getDebugLoc();
266 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
267 unsigned NewPR = MRI->createVirtualRegister(PredRC);
268
269 // For convertible instructions, do not modify them, so that they can
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000270 // be converted later. Generate a copy from Reg to NewPR.
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000271 if (isConvertibleToPredForm(DefI)) {
272 MachineBasicBlock::iterator DefIt = DefI;
273 BuildMI(B, std::next(DefIt), DL, TII->get(TargetOpcode::COPY), NewPR)
274 .addReg(Reg.R, 0, Reg.S);
275 G2P.insert(std::make_pair(Reg, Register(NewPR)));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000276 LLVM_DEBUG(dbgs() << " -> !" << PrintRegister(Register(NewPR), *TRI)
277 << '\n');
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000278 return Register(NewPR);
279 }
280
281 llvm_unreachable("Invalid argument");
282}
283
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000284bool HexagonGenPredicate::isScalarCmp(unsigned Opc) {
285 switch (Opc) {
286 case Hexagon::C2_cmpeq:
287 case Hexagon::C2_cmpgt:
288 case Hexagon::C2_cmpgtu:
289 case Hexagon::C2_cmpeqp:
290 case Hexagon::C2_cmpgtp:
291 case Hexagon::C2_cmpgtup:
292 case Hexagon::C2_cmpeqi:
293 case Hexagon::C2_cmpgti:
294 case Hexagon::C2_cmpgtui:
295 case Hexagon::C2_cmpgei:
296 case Hexagon::C2_cmpgeui:
297 case Hexagon::C4_cmpneqi:
298 case Hexagon::C4_cmpltei:
299 case Hexagon::C4_cmplteui:
300 case Hexagon::C4_cmpneq:
301 case Hexagon::C4_cmplte:
302 case Hexagon::C4_cmplteu:
303 case Hexagon::A4_cmpbeq:
304 case Hexagon::A4_cmpbeqi:
305 case Hexagon::A4_cmpbgtu:
306 case Hexagon::A4_cmpbgtui:
307 case Hexagon::A4_cmpbgt:
308 case Hexagon::A4_cmpbgti:
309 case Hexagon::A4_cmpheq:
310 case Hexagon::A4_cmphgt:
311 case Hexagon::A4_cmphgtu:
312 case Hexagon::A4_cmpheqi:
313 case Hexagon::A4_cmphgti:
314 case Hexagon::A4_cmphgtui:
315 return true;
316 }
317 return false;
318}
319
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000320bool HexagonGenPredicate::isScalarPred(Register PredReg) {
321 std::queue<Register> WorkQ;
322 WorkQ.push(PredReg);
323
324 while (!WorkQ.empty()) {
325 Register PR = WorkQ.front();
326 WorkQ.pop();
327 const MachineInstr *DefI = MRI->getVRegDef(PR.R);
328 if (!DefI)
329 return false;
330 unsigned DefOpc = DefI->getOpcode();
331 switch (DefOpc) {
332 case TargetOpcode::COPY: {
333 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
334 if (MRI->getRegClass(PR.R) != PredRC)
335 return false;
336 // If it is a copy between two predicate registers, fall through.
Simon Pilgrimcb07d672017-07-07 16:40:06 +0000337 LLVM_FALLTHROUGH;
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000338 }
339 case Hexagon::C2_and:
340 case Hexagon::C2_andn:
341 case Hexagon::C4_and_and:
342 case Hexagon::C4_and_andn:
343 case Hexagon::C4_and_or:
344 case Hexagon::C2_or:
345 case Hexagon::C2_orn:
346 case Hexagon::C4_or_and:
347 case Hexagon::C4_or_andn:
348 case Hexagon::C4_or_or:
349 case Hexagon::C4_or_orn:
350 case Hexagon::C2_xor:
351 // Add operands to the queue.
Matthias Braunfc371552016-10-24 21:36:43 +0000352 for (const MachineOperand &MO : DefI->operands())
353 if (MO.isReg() && MO.isUse())
354 WorkQ.push(Register(MO.getReg()));
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000355 break;
356
357 // All non-vector compares are ok, everything else is bad.
358 default:
359 return isScalarCmp(DefOpc);
360 }
361 }
362
363 return true;
364}
365
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000366bool HexagonGenPredicate::convertToPredForm(MachineInstr *MI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000367 LLVM_DEBUG(dbgs() << __func__ << ": " << MI << " " << *MI);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000368
369 unsigned Opc = MI->getOpcode();
370 assert(isConvertibleToPredForm(MI));
371 unsigned NumOps = MI->getNumOperands();
372 for (unsigned i = 0; i < NumOps; ++i) {
373 MachineOperand &MO = MI->getOperand(i);
374 if (!MO.isReg() || !MO.isUse())
375 continue;
376 Register Reg(MO);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000377 if (Reg.S && Reg.S != Hexagon::isub_lo)
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000378 return false;
379 if (!PredGPRs.count(Reg))
380 return false;
381 }
382
383 MachineBasicBlock &B = *MI->getParent();
384 DebugLoc DL = MI->getDebugLoc();
385
386 unsigned NewOpc = getPredForm(Opc);
387 // Special case for comparisons against 0.
388 if (NewOpc == 0) {
389 switch (Opc) {
390 case Hexagon::C2_cmpeqi:
391 NewOpc = Hexagon::C2_not;
392 break;
393 case Hexagon::C4_cmpneqi:
394 NewOpc = TargetOpcode::COPY;
395 break;
396 default:
397 return false;
398 }
399
400 // If it's a scalar predicate register, then all bits in it are
401 // the same. Otherwise, to determine whether all bits are 0 or not
402 // we would need to use any8.
403 Register PR = getPredRegFor(MI->getOperand(1));
404 if (!isScalarPred(PR))
405 return false;
406 // This will skip the immediate argument when creating the predicate
407 // version instruction.
408 NumOps = 2;
409 }
410
411 // Some sanity: check that def is in operand #0.
412 MachineOperand &Op0 = MI->getOperand(0);
413 assert(Op0.isDef());
414 Register OutR(Op0);
415
416 // Don't use getPredRegFor, since it will create an association between
417 // the argument and a created predicate register (i.e. it will insert a
418 // copy if a new predicate register is created).
419 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
420 Register NewPR = MRI->createVirtualRegister(PredRC);
421 MachineInstrBuilder MIB = BuildMI(B, MI, DL, TII->get(NewOpc), NewPR.R);
422
423 // Add predicate counterparts of the GPRs.
424 for (unsigned i = 1; i < NumOps; ++i) {
425 Register GPR = MI->getOperand(i);
426 Register Pred = getPredRegFor(GPR);
427 MIB.addReg(Pred.R, 0, Pred.S);
428 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000429 LLVM_DEBUG(dbgs() << "generated: " << *MIB);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000430
431 // Generate a copy-out: NewGPR = NewPR, and replace all uses of OutR
432 // with NewGPR.
433 const TargetRegisterClass *RC = MRI->getRegClass(OutR.R);
434 unsigned NewOutR = MRI->createVirtualRegister(RC);
435 BuildMI(B, MI, DL, TII->get(TargetOpcode::COPY), NewOutR)
436 .addReg(NewPR.R, 0, NewPR.S);
437 MRI->replaceRegWith(OutR.R, NewOutR);
438 MI->eraseFromParent();
439
440 // If the processed instruction was C2_tfrrp (i.e. Rn = Pm; Pk = Rn),
441 // then the output will be a predicate register. Do not visit the
442 // users of it.
443 if (!isPredReg(NewOutR)) {
444 Register R(NewOutR);
445 PredGPRs.insert(R);
446 processPredicateGPR(R);
447 }
448 return true;
449}
450
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000451bool HexagonGenPredicate::eliminatePredCopies(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000452 LLVM_DEBUG(dbgs() << __func__ << "\n");
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000453 const TargetRegisterClass *PredRC = &Hexagon::PredRegsRegClass;
454 bool Changed = false;
455 VectOfInst Erase;
456
457 // First, replace copies
458 // IntR = PredR1
459 // PredR2 = IntR
460 // with
461 // PredR2 = PredR1
462 // Such sequences can be generated when a copy-into-pred is generated from
463 // a gpr register holding a result of a convertible instruction. After
464 // the convertible instruction is converted, its predicate result will be
465 // copied back into the original gpr.
466
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000467 for (MachineBasicBlock &MBB : MF) {
468 for (MachineInstr &MI : MBB) {
469 if (MI.getOpcode() != TargetOpcode::COPY)
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000470 continue;
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000471 Register DR = MI.getOperand(0);
472 Register SR = MI.getOperand(1);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000473 if (!TargetRegisterInfo::isVirtualRegister(DR.R))
474 continue;
475 if (!TargetRegisterInfo::isVirtualRegister(SR.R))
476 continue;
477 if (MRI->getRegClass(DR.R) != PredRC)
478 continue;
479 if (MRI->getRegClass(SR.R) != PredRC)
480 continue;
481 assert(!DR.S && !SR.S && "Unexpected subregister");
482 MRI->replaceRegWith(DR.R, SR.R);
Duncan P. N. Exon Smith98226e32016-07-12 01:55:32 +0000483 Erase.insert(&MI);
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000484 Changed = true;
485 }
486 }
487
488 for (VectOfInst::iterator I = Erase.begin(), E = Erase.end(); I != E; ++I)
489 (*I)->eraseFromParent();
490
491 return Changed;
492}
493
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000494bool HexagonGenPredicate::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000495 if (skipFunction(MF.getFunction()))
Andrew Kaylor5b444a22016-04-26 19:46:28 +0000496 return false;
497
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000498 TII = MF.getSubtarget<HexagonSubtarget>().getInstrInfo();
499 TRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
500 MRI = &MF.getRegInfo();
501 PredGPRs.clear();
502 PUsers.clear();
503 G2P.clear();
504
505 bool Changed = false;
506 collectPredicateGPR(MF);
507 for (SetOfReg::iterator I = PredGPRs.begin(), E = PredGPRs.end(); I != E; ++I)
508 processPredicateGPR(*I);
509
510 bool Again;
511 do {
512 Again = false;
513 VectOfInst Processed, Copy;
514
Eugene Zelenko4d060b72017-07-29 00:56:56 +0000515 using iterator = VectOfInst::iterator;
516
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000517 Copy = PUsers;
518 for (iterator I = Copy.begin(), E = Copy.end(); I != E; ++I) {
519 MachineInstr *MI = *I;
520 bool Done = convertToPredForm(MI);
521 if (Done) {
522 Processed.insert(MI);
523 Again = true;
524 }
525 }
526 Changed |= Again;
527
528 auto Done = [Processed] (MachineInstr *MI) -> bool {
529 return Processed.count(MI);
530 };
531 PUsers.remove_if(Done);
532 } while (Again);
533
534 Changed |= eliminatePredCopies(MF);
535 return Changed;
536}
537
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000538FunctionPass *llvm::createHexagonGenPredicate() {
539 return new HexagonGenPredicate();
540}