blob: 3692083e1c26a2855438e0b5a723f47ca5d38f1a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Tim Northover72360d22013-12-02 10:35:41 +000026#include "llvm/IR/GlobalValue.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000027#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000028#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/Target/TargetFrameLowering.h"
30#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000031using namespace llvm;
32
Chandler Carruth84e68b22014-04-22 02:41:26 +000033#define DEBUG_TYPE "arm-pseudo"
34
Benjamin Kramer4938edb2011-08-19 01:42:18 +000035static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000036VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
37 cl::desc("Verify machine code after expanding ARM pseudos"));
38
Evan Cheng207b2462009-11-06 23:52:48 +000039namespace {
40 class ARMExpandPseudo : public MachineFunctionPass {
41 public:
42 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000043 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000044
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000045 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000046 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000047 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000048 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000049
Craig Topper6bc27bf2014-03-10 02:09:33 +000050 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000051
Craig Topper6bc27bf2014-03-10 02:09:33 +000052 const char *getPassName() const override {
Evan Cheng207b2462009-11-06 23:52:48 +000053 return "ARM pseudo instruction expansion pass";
54 }
55
56 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000057 void TransferImpOps(MachineInstr &OldMI,
58 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000059 bool ExpandMI(MachineBasicBlock &MBB,
60 MachineBasicBlock::iterator MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000061 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000062 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
63 void ExpandVST(MachineBasicBlock::iterator &MBBI);
64 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000065 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000066 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000067 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
68 MachineBasicBlock::iterator &MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000069 };
70 char ARMExpandPseudo::ID = 0;
71}
72
Evan Cheng7c1f56f2010-05-12 23:13:12 +000073/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
74/// the instructions created from the expansion.
75void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
76 MachineInstrBuilder &UseMI,
77 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000078 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000079 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
80 i != e; ++i) {
81 const MachineOperand &MO = OldMI.getOperand(i);
82 assert(MO.isReg() && MO.getReg());
83 if (MO.isUse())
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000084 UseMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000085 else
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000086 DefMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000087 }
88}
89
Bob Wilsond5c57a52010-09-13 23:01:35 +000090namespace {
91 // Constants for register spacing in NEON load/store instructions.
92 // For quad-register load-lane and store-lane pseudo instructors, the
93 // spacing is initially assumed to be EvenDblSpc, and that is changed to
94 // OddDblSpc depending on the lane number operand.
95 enum NEONRegSpacing {
96 SingleSpc,
97 EvenDblSpc,
98 OddDblSpc
99 };
100
101 // Entries for NEON load/store information table. The table is sorted by
102 // PseudoOpc for fast binary-search lookups.
103 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000104 uint16_t PseudoOpc;
105 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000106 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000107 bool isUpdating;
108 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000109 uint8_t RegSpacing; // One of type NEONRegSpacing
110 uint8_t NumRegs; // D registers loaded or stored
111 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000112 // FIXME: Temporary flag to denote whether the real instruction takes
113 // a single register (like the encoding) or all of the registers in
114 // the list (like the asm syntax and the isel DAG). When all definitions
115 // are converted to take only the single encoded register, this will
116 // go away.
117 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000118
119 // Comparison methods for binary search of the table.
120 bool operator<(const NEONLdStTableEntry &TE) const {
121 return PseudoOpc < TE.PseudoOpc;
122 }
123 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
124 return TE.PseudoOpc < PseudoOpc;
125 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000126 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
127 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000128 return PseudoOpc < TE.PseudoOpc;
129 }
130 };
131}
132
133static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000134{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
135{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
136{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
137{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
138{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
139{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000140
Jim Grosbache4c8e692011-10-31 19:11:23 +0000141{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000142{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000143{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000144{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000145
Jim Grosbache4c8e692011-10-31 19:11:23 +0000146{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
147{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
148{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
149{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
150{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
151{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
152{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
153{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
154{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
155{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000156
Jim Grosbache4c8e692011-10-31 19:11:23 +0000157{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000158{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
159{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000160{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000161{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
162{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000163{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000164{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
165{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000166
Jim Grosbache4c8e692011-10-31 19:11:23 +0000167{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
168{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
169{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
170{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
171{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
172{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000173
Jim Grosbache4c8e692011-10-31 19:11:23 +0000174{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
175{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
176{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
177{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
178{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
179{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
180{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
181{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
182{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
183{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000184
Jim Grosbache4c8e692011-10-31 19:11:23 +0000185{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
186{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
187{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
188{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
189{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
190{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000191
Jim Grosbache4c8e692011-10-31 19:11:23 +0000192{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
193{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
194{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
195{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
196{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
197{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
198{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
199{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
200{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000201
Jim Grosbache4c8e692011-10-31 19:11:23 +0000202{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
203{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
204{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
205{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
206{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
207{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000208
Jim Grosbache4c8e692011-10-31 19:11:23 +0000209{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
210{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
211{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
212{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
213{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
214{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
215{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
216{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
217{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
218{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000219
Jim Grosbache4c8e692011-10-31 19:11:23 +0000220{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
221{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
222{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
223{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
224{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
225{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000226
Jim Grosbache4c8e692011-10-31 19:11:23 +0000227{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
228{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
229{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
230{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
231{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
232{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
233{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
234{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
235{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000236
Jim Grosbache4c8e692011-10-31 19:11:23 +0000237{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
238{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
239{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
240{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
241{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
242{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000243
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000244{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
245{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
246{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000247{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
248{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
249{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000250
Jim Grosbache4c8e692011-10-31 19:11:23 +0000251{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
252{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
253{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
254{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
255{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
256{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
257{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
258{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
259{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
260{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000261
Jim Grosbach8d246182011-12-14 19:35:22 +0000262{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000263{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
264{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000265{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000266{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
267{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000268{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000269{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
270{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000271
Jim Grosbache4c8e692011-10-31 19:11:23 +0000272{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
273{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
274{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
275{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
276{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
277{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
278{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
279{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
280{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
281{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000282
Jim Grosbache4c8e692011-10-31 19:11:23 +0000283{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
284{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
285{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
286{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
287{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
288{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000289
Jim Grosbache4c8e692011-10-31 19:11:23 +0000290{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
291{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
292{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
293{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
294{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
295{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
296{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
297{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
298{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000299
Jim Grosbache4c8e692011-10-31 19:11:23 +0000300{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
301{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
302{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
303{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
304{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
305{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
306{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
307{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
308{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
309{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000310
Jim Grosbache4c8e692011-10-31 19:11:23 +0000311{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
312{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
313{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
314{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
315{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
316{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000317
Jim Grosbache4c8e692011-10-31 19:11:23 +0000318{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
319{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
320{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
321{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
322{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
323{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
324{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
325{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
326{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000327};
328
329/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
330/// load or store pseudo instruction.
331static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Craig Topperca658c22012-03-11 07:16:55 +0000332 const unsigned NumEntries = array_lengthof(NEONLdStTable);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000333
334#ifndef NDEBUG
335 // Make sure the table is sorted.
336 static bool TableChecked = false;
337 if (!TableChecked) {
338 for (unsigned i = 0; i != NumEntries-1; ++i)
339 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
340 "NEONLdStTable is not sorted!");
341 TableChecked = true;
342 }
343#endif
344
345 const NEONLdStTableEntry *I =
346 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
347 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
348 return I;
349 return NULL;
350}
351
352/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
353/// corresponding to the specified register spacing. Not all of the results
354/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
355static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
356 const TargetRegisterInfo *TRI, unsigned &D0,
357 unsigned &D1, unsigned &D2, unsigned &D3) {
358 if (RegSpc == SingleSpc) {
359 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
360 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
361 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
362 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
363 } else if (RegSpc == EvenDblSpc) {
364 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
365 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
366 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
367 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
368 } else {
369 assert(RegSpc == OddDblSpc && "unknown register spacing");
370 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
371 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
372 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
373 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000374 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000375}
376
Bob Wilson5a1df802010-09-02 16:17:29 +0000377/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
378/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000379void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000380 MachineInstr &MI = *MBBI;
381 MachineBasicBlock &MBB = *MI.getParent();
382
Bob Wilsond5c57a52010-09-13 23:01:35 +0000383 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
384 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000385 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000386 unsigned NumRegs = TableEntry->NumRegs;
387
388 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
389 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000390 unsigned OpIdx = 0;
391
392 bool DstIsDead = MI.getOperand(OpIdx).isDead();
393 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
394 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000395 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000396 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
397 if (NumRegs > 1 && TableEntry->copyAllListRegs)
398 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
399 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000400 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000401 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000402 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000403
Jim Grosbache4c8e692011-10-31 19:11:23 +0000404 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000405 MIB.addOperand(MI.getOperand(OpIdx++));
406
Bob Wilson75a64082010-09-02 16:00:54 +0000407 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000408 MIB.addOperand(MI.getOperand(OpIdx++));
409 MIB.addOperand(MI.getOperand(OpIdx++));
410 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000411 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000412 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000413
Bob Wilson84971c82010-09-09 00:38:32 +0000414 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000415 // has an extra operand that is a use of the super-register. Record the
416 // operand index and skip over it.
417 unsigned SrcOpIdx = 0;
418 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
419 SrcOpIdx = OpIdx++;
420
421 // Copy the predicate operands.
422 MIB.addOperand(MI.getOperand(OpIdx++));
423 MIB.addOperand(MI.getOperand(OpIdx++));
424
425 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000426 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000427 if (SrcOpIdx != 0) {
428 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000429 MO.setImplicit(true);
430 MIB.addOperand(MO);
431 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000432 // Add an implicit def for the super-register.
433 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000434 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000435
436 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000437 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000438
Bob Wilson75a64082010-09-02 16:00:54 +0000439 MI.eraseFromParent();
440}
441
Bob Wilson97919e92010-08-26 18:51:29 +0000442/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
443/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000444void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000445 MachineInstr &MI = *MBBI;
446 MachineBasicBlock &MBB = *MI.getParent();
447
Bob Wilsond5c57a52010-09-13 23:01:35 +0000448 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
449 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000450 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000451 unsigned NumRegs = TableEntry->NumRegs;
452
453 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
454 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000455 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000456 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000457 MIB.addOperand(MI.getOperand(OpIdx++));
458
Bob Wilson9392b0e2010-08-25 23:27:42 +0000459 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000460 MIB.addOperand(MI.getOperand(OpIdx++));
461 MIB.addOperand(MI.getOperand(OpIdx++));
462 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000463 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000464 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000465
466 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000467 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000468 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000469 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000470 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000471 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000472 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000473 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000474 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000475 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000476 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000477 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000478
479 // Copy the predicate operands.
480 MIB.addOperand(MI.getOperand(OpIdx++));
481 MIB.addOperand(MI.getOperand(OpIdx++));
482
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000483 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000484 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000485 else if (!SrcIsUndef)
486 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000487 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000488
489 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000490 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000491
Bob Wilson9392b0e2010-08-25 23:27:42 +0000492 MI.eraseFromParent();
493}
494
Bob Wilsond5c57a52010-09-13 23:01:35 +0000495/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
496/// register operands to real instructions with D register operands.
497void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
498 MachineInstr &MI = *MBBI;
499 MachineBasicBlock &MBB = *MI.getParent();
500
501 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
502 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000503 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000504 unsigned NumRegs = TableEntry->NumRegs;
505 unsigned RegElts = TableEntry->RegElts;
506
507 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
508 TII->get(TableEntry->RealOpc));
509 unsigned OpIdx = 0;
510 // The lane operand is always the 3rd from last operand, before the 2
511 // predicate operands.
512 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
513
514 // Adjust the lane and spacing as needed for Q registers.
515 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
516 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
517 RegSpc = OddDblSpc;
518 Lane -= RegElts;
519 }
520 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
521
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000522 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000523 unsigned DstReg = 0;
524 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000525 if (TableEntry->IsLoad) {
526 DstIsDead = MI.getOperand(OpIdx).isDead();
527 DstReg = MI.getOperand(OpIdx++).getReg();
528 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000529 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
530 if (NumRegs > 1)
531 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000532 if (NumRegs > 2)
533 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
534 if (NumRegs > 3)
535 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
536 }
537
Jim Grosbache4c8e692011-10-31 19:11:23 +0000538 if (TableEntry->isUpdating)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000539 MIB.addOperand(MI.getOperand(OpIdx++));
540
541 // Copy the addrmode6 operands.
542 MIB.addOperand(MI.getOperand(OpIdx++));
543 MIB.addOperand(MI.getOperand(OpIdx++));
544 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000545 if (TableEntry->hasWritebackOperand)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000546 MIB.addOperand(MI.getOperand(OpIdx++));
547
548 // Grab the super-register source.
549 MachineOperand MO = MI.getOperand(OpIdx++);
550 if (!TableEntry->IsLoad)
551 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
552
553 // Add the subregs as sources of the new instruction.
554 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
555 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000556 MIB.addReg(D0, SrcFlags);
557 if (NumRegs > 1)
558 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000559 if (NumRegs > 2)
560 MIB.addReg(D2, SrcFlags);
561 if (NumRegs > 3)
562 MIB.addReg(D3, SrcFlags);
563
564 // Add the lane number operand.
565 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000566 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000567
Bob Wilson450c6cf2010-09-16 04:25:37 +0000568 // Copy the predicate operands.
569 MIB.addOperand(MI.getOperand(OpIdx++));
570 MIB.addOperand(MI.getOperand(OpIdx++));
571
Bob Wilsond5c57a52010-09-13 23:01:35 +0000572 // Copy the super-register source to be an implicit source.
573 MO.setImplicit(true);
574 MIB.addOperand(MO);
575 if (TableEntry->IsLoad)
576 // Add an implicit def for the super-register.
577 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
578 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000579 // Transfer memoperands.
580 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000581 MI.eraseFromParent();
582}
583
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000584/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
585/// register operands to real instructions with D register operands.
586void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000587 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000588 MachineInstr &MI = *MBBI;
589 MachineBasicBlock &MBB = *MI.getParent();
590
591 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
592 unsigned OpIdx = 0;
593
594 // Transfer the destination register operand.
595 MIB.addOperand(MI.getOperand(OpIdx++));
596 if (IsExt)
597 MIB.addOperand(MI.getOperand(OpIdx++));
598
599 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
600 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
601 unsigned D0, D1, D2, D3;
602 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000603 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000604
605 // Copy the other source register operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000606 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000607
Bob Wilson450c6cf2010-09-16 04:25:37 +0000608 // Copy the predicate operands.
609 MIB.addOperand(MI.getOperand(OpIdx++));
610 MIB.addOperand(MI.getOperand(OpIdx++));
611
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000612 // Add an implicit kill and use for the super-reg.
613 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000614 TransferImpOps(MI, MIB, MIB);
615 MI.eraseFromParent();
616}
617
Evan Chengb8b0ad82011-01-20 08:34:58 +0000618void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
619 MachineBasicBlock::iterator &MBBI) {
620 MachineInstr &MI = *MBBI;
621 unsigned Opcode = MI.getOpcode();
622 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000623 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000624 unsigned DstReg = MI.getOperand(0).getReg();
625 bool DstIsDead = MI.getOperand(0).isDead();
626 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
627 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
628 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000629
Evan Chengb8b0ad82011-01-20 08:34:58 +0000630 if (!STI->hasV6T2Ops() &&
631 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
632 // Expand into a movi + orr.
633 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
634 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
635 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
636 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000637
Evan Chengb8b0ad82011-01-20 08:34:58 +0000638 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
639 unsigned ImmVal = (unsigned)MO.getImm();
640 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
641 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
642 LO16 = LO16.addImm(SOImmValV1);
643 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000644 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
645 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000646 LO16.addImm(Pred).addReg(PredReg).addReg(0);
647 HI16.addImm(Pred).addReg(PredReg).addReg(0);
648 TransferImpOps(MI, LO16, HI16);
649 MI.eraseFromParent();
650 return;
651 }
652
653 unsigned LO16Opc = 0;
654 unsigned HI16Opc = 0;
655 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
656 LO16Opc = ARM::t2MOVi16;
657 HI16Opc = ARM::t2MOVTi16;
658 } else {
659 LO16Opc = ARM::MOVi16;
660 HI16Opc = ARM::MOVTi16;
661 }
662
663 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
664 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
665 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
666 .addReg(DstReg);
667
668 if (MO.isImm()) {
669 unsigned Imm = MO.getImm();
670 unsigned Lo16 = Imm & 0xffff;
671 unsigned Hi16 = (Imm >> 16) & 0xffff;
672 LO16 = LO16.addImm(Lo16);
673 HI16 = HI16.addImm(Hi16);
674 } else {
675 const GlobalValue *GV = MO.getGlobal();
676 unsigned TF = MO.getTargetFlags();
677 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
678 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
679 }
680
Chris Lattner1d0c2572011-04-29 05:24:29 +0000681 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
682 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000683 LO16.addImm(Pred).addReg(PredReg);
684 HI16.addImm(Pred).addReg(PredReg);
685
686 TransferImpOps(MI, LO16, HI16);
687 MI.eraseFromParent();
688}
689
690bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
691 MachineBasicBlock::iterator MBBI) {
692 MachineInstr &MI = *MBBI;
693 unsigned Opcode = MI.getOpcode();
694 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000695 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000696 return false;
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000697 case ARM::VMOVScc:
698 case ARM::VMOVDcc: {
699 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
700 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
701 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000702 .addOperand(MI.getOperand(2))
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000703 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000704 .addOperand(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000705
706 MI.eraseFromParent();
707 return true;
708 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000709 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +0000710 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000711 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
712 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000713 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000714 .addOperand(MI.getOperand(2))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000715 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000716 .addOperand(MI.getOperand(4))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000717 .addReg(0); // 's' bit
718
719 MI.eraseFromParent();
720 return true;
721 }
Owen Anderson04912702011-07-21 23:38:37 +0000722 case ARM::MOVCCsi: {
723 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
724 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000725 .addOperand(MI.getOperand(2))
Owen Anderson04912702011-07-21 23:38:37 +0000726 .addImm(MI.getOperand(3).getImm())
727 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000728 .addOperand(MI.getOperand(5))
Owen Anderson04912702011-07-21 23:38:37 +0000729 .addReg(0); // 's' bit
730
731 MI.eraseFromParent();
732 return true;
733 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000734 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +0000735 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000736 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000737 .addOperand(MI.getOperand(2))
738 .addOperand(MI.getOperand(3))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000739 .addImm(MI.getOperand(4).getImm())
740 .addImm(MI.getOperand(5).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000741 .addOperand(MI.getOperand(6))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000742 .addReg(0); // 's' bit
743
744 MI.eraseFromParent();
745 return true;
746 }
Tim Northover42180442013-08-22 09:57:11 +0000747 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +0000748 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +0000749 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
750 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000751 MI.getOperand(1).getReg())
752 .addImm(MI.getOperand(2).getImm())
753 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000754 .addOperand(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +0000755 MI.eraseFromParent();
756 return true;
757 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000758 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +0000759 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000760 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
761 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000762 MI.getOperand(1).getReg())
763 .addImm(MI.getOperand(2).getImm())
764 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000765 .addOperand(MI.getOperand(4))
Jim Grosbachd0254982011-03-11 01:09:28 +0000766 .addReg(0); // 's' bit
767
768 MI.eraseFromParent();
769 return true;
770 }
Tim Northover42180442013-08-22 09:57:11 +0000771 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000772 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +0000773 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
774 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000775 MI.getOperand(1).getReg())
776 .addImm(MI.getOperand(2).getImm())
777 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000778 .addOperand(MI.getOperand(4))
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000779 .addReg(0); // 's' bit
780
781 MI.eraseFromParent();
782 return true;
783 }
Tim Northover42180442013-08-22 09:57:11 +0000784 case ARM::t2MOVCClsl:
785 case ARM::t2MOVCClsr:
786 case ARM::t2MOVCCasr:
787 case ARM::t2MOVCCror: {
788 unsigned NewOpc;
789 switch (Opcode) {
790 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
791 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
792 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
793 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
794 default: llvm_unreachable("unexpeced conditional move");
795 }
796 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
797 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000798 .addOperand(MI.getOperand(2))
Tim Northover42180442013-08-22 09:57:11 +0000799 .addImm(MI.getOperand(3).getImm())
800 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000801 .addOperand(MI.getOperand(5))
Tim Northover42180442013-08-22 09:57:11 +0000802 .addReg(0); // 's' bit
803 MI.eraseFromParent();
804 return true;
805 }
Chad Rosier1ec8e402012-11-06 23:05:24 +0000806 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000807 MachineFunction &MF = *MI.getParent()->getParent();
808 const ARMBaseInstrInfo *AII =
809 static_cast<const ARMBaseInstrInfo*>(TII);
810 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
811 // For functions using a base pointer, we rematerialize it (via the frame
812 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
813 // for us. Otherwise, expand to nothing.
814 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000815 int32_t NumBytes = AFI->getFramePtrSpillOffset();
816 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000817 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer2e49eaa2010-11-19 16:36:02 +0000818 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000819
820 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000821 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
822 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000823 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000824 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
825 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000826 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +0000827 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
828 FramePtr, -NumBytes, ARMCC::AL, 0,
829 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000830 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000831 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +0000832 if (RI.needsStackRealignment(MF)) {
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000833 MachineFrameInfo *MFI = MF.getFrameInfo();
834 unsigned MaxAlign = MFI->getMaxAlignment();
835 assert (!AFI->isThumb1OnlyFunction());
836 // Emit bic r6, r6, MaxAlign
837 unsigned bicOpc = AFI->isThumbFunction() ?
838 ARM::t2BICri : ARM::BICri;
839 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
840 TII->get(bicOpc), ARM::R6)
841 .addReg(ARM::R6, RegState::Kill)
842 .addImm(MaxAlign-1)));
843 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000844
845 }
846 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000847 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000848 }
849
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000850 case ARM::MOVsrl_flag:
851 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +0000852 // These are just fancy MOVs instructions.
Owen Anderson04912702011-07-21 23:38:37 +0000853 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsb014abf3e2010-10-21 16:06:28 +0000854 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000855 .addOperand(MI.getOperand(1))
Jim Grosbach06210a22011-07-13 17:25:55 +0000856 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
857 ARM_AM::lsr : ARM_AM::asr),
858 1)))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000859 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000860 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000861 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000862 }
863 case ARM::RRX: {
864 // This encodes as "MOVs Rd, Rm, rrx
865 MachineInstrBuilder MIB =
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000866 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000867 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000868 .addOperand(MI.getOperand(1))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000869 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000870 .addReg(0);
871 TransferImpOps(MI, MIB, MIB);
872 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000873 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000874 }
Jim Grosbache4750ef2011-06-30 19:38:01 +0000875 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +0000876 case ARM::TPsoft: {
Owen Anderson4ebf4712011-02-08 22:39:40 +0000877 MachineInstrBuilder MIB =
Jason W Kimc79c5f62010-12-08 23:14:44 +0000878 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbache4750ef2011-06-30 19:38:01 +0000879 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kimc79c5f62010-12-08 23:14:44 +0000880 .addExternalSymbol("__aeabi_read_tp", 0);
881
Chris Lattner1d0c2572011-04-29 05:24:29 +0000882 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +0000883 TransferImpOps(MI, MIB, MIB);
884 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000885 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +0000886 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000887 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +0000888 case ARM::t2LDRpci_pic: {
889 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +0000890 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +0000891 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000892 bool DstIsDead = MI.getOperand(0).isDead();
893 MachineInstrBuilder MIB1 =
Owen Anderson4ebf4712011-02-08 22:39:40 +0000894 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
895 TII->get(NewLdOpc), DstReg)
896 .addOperand(MI.getOperand(1)));
Chris Lattner1d0c2572011-04-29 05:24:29 +0000897 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000898 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
899 TII->get(ARM::tPICADD))
Bob Wilsonf1b36812010-10-15 18:25:59 +0000900 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000901 .addReg(DstReg)
902 .addOperand(MI.getOperand(2));
903 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +0000904 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000905 return true;
906 }
907
Tim Northover72360d22013-12-02 10:35:41 +0000908 case ARM::LDRLIT_ga_abs:
909 case ARM::LDRLIT_ga_pcrel:
910 case ARM::LDRLIT_ga_pcrel_ldr:
911 case ARM::tLDRLIT_ga_abs:
912 case ARM::tLDRLIT_ga_pcrel: {
913 unsigned DstReg = MI.getOperand(0).getReg();
914 bool DstIsDead = MI.getOperand(0).isDead();
915 const MachineOperand &MO1 = MI.getOperand(1);
916 const GlobalValue *GV = MO1.getGlobal();
917 bool IsARM =
918 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
919 bool IsPIC =
920 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
921 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
922 unsigned PICAddOpc =
923 IsARM
924 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICADD : ARM::PICLDR)
925 : ARM::tPICADD;
926
927 // We need a new const-pool entry to load from.
928 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
929 unsigned ARMPCLabelIndex = 0;
930 MachineConstantPoolValue *CPV;
931
932 if (IsPIC) {
933 unsigned PCAdj = IsARM ? 8 : 4;
934 ARMPCLabelIndex = AFI->createPICLabelUId();
935 CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
936 ARMCP::CPValue, PCAdj);
937 } else
938 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
939
940 MachineInstrBuilder MIB =
941 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
942 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
943 if (IsARM)
944 MIB.addImm(0);
945 AddDefaultPred(MIB);
946
947 if (IsPIC) {
948 MachineInstrBuilder MIB =
949 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
950 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
951 .addReg(DstReg)
952 .addImm(ARMPCLabelIndex);
953
954 if (IsARM)
955 AddDefaultPred(MIB);
956 }
957
958 MI.eraseFromParent();
959 return true;
960 }
Evan Cheng2f2435d2011-01-21 18:55:51 +0000961 case ARM::MOV_ga_pcrel:
962 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +0000963 case ARM::t2MOV_ga_pcrel: {
964 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +0000965 unsigned LabelId = AFI->createPICLabelUId();
966 unsigned DstReg = MI.getOperand(0).getReg();
967 bool DstIsDead = MI.getOperand(0).isDead();
968 const MachineOperand &MO1 = MI.getOperand(1);
969 const GlobalValue *GV = MO1.getGlobal();
970 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000971 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000972 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +0000973 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000974 unsigned LO16TF = TF | ARMII::MO_LO16;
975 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +0000976 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +0000977 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +0000978 : ARM::tPICADD;
979 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
980 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +0000981 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +0000982 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000983
984 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +0000985 .addReg(DstReg)
986 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
987 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +0000988
989 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +0000990 TII->get(PICAddOpc))
991 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
992 .addReg(DstReg).addImm(LabelId);
993 if (isARM) {
Evan Cheng2f2435d2011-01-21 18:55:51 +0000994 AddDefaultPred(MIB3);
995 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +0000996 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000997 }
Evan Cheng2f2435d2011-01-21 18:55:51 +0000998 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000999 MI.eraseFromParent();
1000 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001001 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001002
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001003 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001004 case ARM::MOVCCi32imm:
1005 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001006 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001007 ExpandMOV32BitImm(MBB, MBBI);
1008 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001009
Tim Northoverd8407452013-10-01 14:33:28 +00001010 case ARM::SUBS_PC_LR: {
1011 MachineInstrBuilder MIB =
1012 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1013 .addReg(ARM::LR)
1014 .addOperand(MI.getOperand(0))
1015 .addOperand(MI.getOperand(1))
1016 .addOperand(MI.getOperand(2))
1017 .addReg(ARM::CPSR, RegState::Undef);
1018 TransferImpOps(MI, MIB, MIB);
1019 MI.eraseFromParent();
1020 return true;
1021 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001022 case ARM::VLDMQIA: {
1023 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001024 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001025 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001026 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001027
Bob Wilson6b853c32010-09-16 00:31:02 +00001028 // Grab the Q register destination.
1029 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1030 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001031
1032 // Copy the source register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001033 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001034
Bob Wilson6b853c32010-09-16 00:31:02 +00001035 // Copy the predicate operands.
1036 MIB.addOperand(MI.getOperand(OpIdx++));
1037 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001038
Bob Wilson6b853c32010-09-16 00:31:02 +00001039 // Add the destination operands (D subregs).
1040 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1041 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1042 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1043 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001044
Bob Wilson6b853c32010-09-16 00:31:02 +00001045 // Add an implicit def for the super-register.
1046 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1047 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001048 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001049 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001050 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001051 }
1052
Owen Andersond6c5a742011-03-29 16:45:53 +00001053 case ARM::VSTMQIA: {
1054 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001055 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001056 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001057 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001058
Bob Wilson6b853c32010-09-16 00:31:02 +00001059 // Grab the Q register source.
1060 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1061 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001062
1063 // Copy the destination register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001064 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001065
Bob Wilson6b853c32010-09-16 00:31:02 +00001066 // Copy the predicate operands.
1067 MIB.addOperand(MI.getOperand(OpIdx++));
1068 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001069
Bob Wilson6b853c32010-09-16 00:31:02 +00001070 // Add the source operands (D subregs).
1071 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1072 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1073 MIB.addReg(D0).addReg(D1);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001074
Chris Lattner1d0c2572011-04-29 05:24:29 +00001075 if (SrcIsKill) // Add an implicit kill for the Q register.
1076 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001077
Bob Wilson6b853c32010-09-16 00:31:02 +00001078 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001079 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001080 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001081 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001082 }
1083
Bob Wilson75a64082010-09-02 16:00:54 +00001084 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001085 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001086 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001087 case ARM::VLD2q8PseudoWB_fixed:
1088 case ARM::VLD2q16PseudoWB_fixed:
1089 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001090 case ARM::VLD2q8PseudoWB_register:
1091 case ARM::VLD2q16PseudoWB_register:
1092 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001093 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001094 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001095 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001096 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001097 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001098 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001099 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001100 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001101 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001102 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001103 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001104 case ARM::VLD3q8oddPseudo:
1105 case ARM::VLD3q16oddPseudo:
1106 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001107 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001108 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001109 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001110 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001111 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001112 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001113 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001114 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001115 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001116 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001117 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001118 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001119 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001120 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001121 case ARM::VLD4q8oddPseudo:
1122 case ARM::VLD4q16oddPseudo:
1123 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001124 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001125 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001126 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001127 case ARM::VLD3DUPd8Pseudo:
1128 case ARM::VLD3DUPd16Pseudo:
1129 case ARM::VLD3DUPd32Pseudo:
1130 case ARM::VLD3DUPd8Pseudo_UPD:
1131 case ARM::VLD3DUPd16Pseudo_UPD:
1132 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001133 case ARM::VLD4DUPd8Pseudo:
1134 case ARM::VLD4DUPd16Pseudo:
1135 case ARM::VLD4DUPd32Pseudo:
1136 case ARM::VLD4DUPd8Pseudo_UPD:
1137 case ARM::VLD4DUPd16Pseudo_UPD:
1138 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001139 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001140 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001141
Bob Wilson950882b2010-08-28 05:12:57 +00001142 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001143 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001144 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001145 case ARM::VST2q8PseudoWB_fixed:
1146 case ARM::VST2q16PseudoWB_fixed:
1147 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001148 case ARM::VST2q8PseudoWB_register:
1149 case ARM::VST2q16PseudoWB_register:
1150 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001151 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001152 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001153 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001154 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001155 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001156 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001157 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001158 case ARM::VST1d64TPseudoWB_fixed:
1159 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001160 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001161 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001162 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001163 case ARM::VST3q8oddPseudo:
1164 case ARM::VST3q16oddPseudo:
1165 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001166 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001167 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001168 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001169 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001170 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001171 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001172 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001173 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001174 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001175 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001176 case ARM::VST1d64QPseudoWB_fixed:
1177 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001178 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001179 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001180 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001181 case ARM::VST4q8oddPseudo:
1182 case ARM::VST4q16oddPseudo:
1183 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001184 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001185 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001186 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001187 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001188 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001189
Bob Wilsondc449902010-11-01 22:04:05 +00001190 case ARM::VLD1LNq8Pseudo:
1191 case ARM::VLD1LNq16Pseudo:
1192 case ARM::VLD1LNq32Pseudo:
1193 case ARM::VLD1LNq8Pseudo_UPD:
1194 case ARM::VLD1LNq16Pseudo_UPD:
1195 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001196 case ARM::VLD2LNd8Pseudo:
1197 case ARM::VLD2LNd16Pseudo:
1198 case ARM::VLD2LNd32Pseudo:
1199 case ARM::VLD2LNq16Pseudo:
1200 case ARM::VLD2LNq32Pseudo:
1201 case ARM::VLD2LNd8Pseudo_UPD:
1202 case ARM::VLD2LNd16Pseudo_UPD:
1203 case ARM::VLD2LNd32Pseudo_UPD:
1204 case ARM::VLD2LNq16Pseudo_UPD:
1205 case ARM::VLD2LNq32Pseudo_UPD:
1206 case ARM::VLD3LNd8Pseudo:
1207 case ARM::VLD3LNd16Pseudo:
1208 case ARM::VLD3LNd32Pseudo:
1209 case ARM::VLD3LNq16Pseudo:
1210 case ARM::VLD3LNq32Pseudo:
1211 case ARM::VLD3LNd8Pseudo_UPD:
1212 case ARM::VLD3LNd16Pseudo_UPD:
1213 case ARM::VLD3LNd32Pseudo_UPD:
1214 case ARM::VLD3LNq16Pseudo_UPD:
1215 case ARM::VLD3LNq32Pseudo_UPD:
1216 case ARM::VLD4LNd8Pseudo:
1217 case ARM::VLD4LNd16Pseudo:
1218 case ARM::VLD4LNd32Pseudo:
1219 case ARM::VLD4LNq16Pseudo:
1220 case ARM::VLD4LNq32Pseudo:
1221 case ARM::VLD4LNd8Pseudo_UPD:
1222 case ARM::VLD4LNd16Pseudo_UPD:
1223 case ARM::VLD4LNd32Pseudo_UPD:
1224 case ARM::VLD4LNq16Pseudo_UPD:
1225 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001226 case ARM::VST1LNq8Pseudo:
1227 case ARM::VST1LNq16Pseudo:
1228 case ARM::VST1LNq32Pseudo:
1229 case ARM::VST1LNq8Pseudo_UPD:
1230 case ARM::VST1LNq16Pseudo_UPD:
1231 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001232 case ARM::VST2LNd8Pseudo:
1233 case ARM::VST2LNd16Pseudo:
1234 case ARM::VST2LNd32Pseudo:
1235 case ARM::VST2LNq16Pseudo:
1236 case ARM::VST2LNq32Pseudo:
1237 case ARM::VST2LNd8Pseudo_UPD:
1238 case ARM::VST2LNd16Pseudo_UPD:
1239 case ARM::VST2LNd32Pseudo_UPD:
1240 case ARM::VST2LNq16Pseudo_UPD:
1241 case ARM::VST2LNq32Pseudo_UPD:
1242 case ARM::VST3LNd8Pseudo:
1243 case ARM::VST3LNd16Pseudo:
1244 case ARM::VST3LNd32Pseudo:
1245 case ARM::VST3LNq16Pseudo:
1246 case ARM::VST3LNq32Pseudo:
1247 case ARM::VST3LNd8Pseudo_UPD:
1248 case ARM::VST3LNd16Pseudo_UPD:
1249 case ARM::VST3LNd32Pseudo_UPD:
1250 case ARM::VST3LNq16Pseudo_UPD:
1251 case ARM::VST3LNq32Pseudo_UPD:
1252 case ARM::VST4LNd8Pseudo:
1253 case ARM::VST4LNd16Pseudo:
1254 case ARM::VST4LNd32Pseudo:
1255 case ARM::VST4LNq16Pseudo:
1256 case ARM::VST4LNq32Pseudo:
1257 case ARM::VST4LNd8Pseudo_UPD:
1258 case ARM::VST4LNd16Pseudo_UPD:
1259 case ARM::VST4LNd32Pseudo_UPD:
1260 case ARM::VST4LNq16Pseudo_UPD:
1261 case ARM::VST4LNq32Pseudo_UPD:
1262 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001263 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001264
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001265 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1266 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001267 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1268 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001269 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001270}
1271
1272bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1273 bool Modified = false;
1274
1275 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1276 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001277 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001278 Modified |= ExpandMI(MBB, MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001279 MBBI = NMBBI;
1280 }
1281
1282 return Modified;
1283}
1284
1285bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001286 const TargetMachine &TM = MF.getTarget();
1287 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1288 TRI = TM.getRegisterInfo();
1289 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001290 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001291
1292 bool Modified = false;
1293 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1294 ++MFI)
1295 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001296 if (VerifyARMPseudo)
1297 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001298 return Modified;
1299}
1300
1301/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1302/// expansion pass.
1303FunctionPass *llvm::createARMExpandPseudoPass() {
1304 return new ARMExpandPseudo();
1305}