blob: 9622bccddf9e9b8156f531ca5b8a17f6503bebbd [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
15class mimg <bits<7> si, bits<7> vi = si> {
16 field bits<7> SI = si;
17 field bits<7> VI = vi;
18}
19
20class MIMG_Helper <dag outs, dag ins, string asm,
21 string dns=""> : MIMG<outs, ins, asm,[]> {
22 let mayLoad = 1;
23 let mayStore = 0;
24 let hasPostISelHook = 1;
25 let DecoderNamespace = dns;
26 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
27 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +000028 let usesCustomInserter = 1;
Marek Olsakb83f5c92017-07-04 14:43:38 +000029 let SchedRW = [WriteVMEM];
Changpeng Fangb28fe032016-09-01 17:54:54 +000030}
31
32class MIMG_NoSampler_Helper <bits<7> op, string asm,
33 RegisterClass dst_rc,
34 RegisterClass addr_rc,
35 string dns=""> : MIMG_Helper <
36 (outs dst_rc:$vdata),
37 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000038 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000039 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
40 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
41 dns>, MIMGe<op> {
42 let ssamp = 0;
43}
44
45multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
46 RegisterClass dst_rc,
47 int channels> {
48 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32,
49 !if(!eq(channels, 1), "AMDGPU", "")>,
50 MIMG_Mask<asm#"_V1", channels>;
51 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
52 MIMG_Mask<asm#"_V2", channels>;
53 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
54 MIMG_Mask<asm#"_V4", channels>;
55}
56
57multiclass MIMG_NoSampler <bits<7> op, string asm> {
58 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
59 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
60 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
61 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
62}
63
64class MIMG_Store_Helper <bits<7> op, string asm,
65 RegisterClass data_rc,
66 RegisterClass addr_rc> : MIMG_Helper <
67 (outs),
68 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000069 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000070 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
71 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
72 >, MIMGe<op> {
73 let ssamp = 0;
74 let mayLoad = 1; // TableGen requires this for matching with the intrinsics
75 let mayStore = 1;
76 let hasSideEffects = 1;
77 let hasPostISelHook = 0;
78 let DisableWQM = 1;
79}
80
81multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
82 RegisterClass data_rc,
83 int channels> {
84 def _V1 : MIMG_Store_Helper <op, asm, data_rc, VGPR_32>,
85 MIMG_Mask<asm#"_V1", channels>;
86 def _V2 : MIMG_Store_Helper <op, asm, data_rc, VReg_64>,
87 MIMG_Mask<asm#"_V2", channels>;
88 def _V4 : MIMG_Store_Helper <op, asm, data_rc, VReg_128>,
89 MIMG_Mask<asm#"_V4", channels>;
90}
91
92multiclass MIMG_Store <bits<7> op, string asm> {
93 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
94 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
95 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
96 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
97}
98
99class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
100 RegisterClass addr_rc> : MIMG_Helper <
101 (outs data_rc:$vdst),
102 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000103 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000104 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
105 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
106 > {
107 let mayStore = 1;
108 let hasSideEffects = 1;
109 let hasPostISelHook = 0;
110 let DisableWQM = 1;
111 let Constraints = "$vdst = $vdata";
112 let AsmMatchConverter = "cvtMIMGAtomic";
113}
114
115class MIMG_Atomic_Real_si<mimg op, string name, string asm,
116 RegisterClass data_rc, RegisterClass addr_rc> :
117 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
118 SIMCInstr<name, SIEncodingFamily.SI>,
119 MIMGe<op.SI> {
120 let isCodeGenOnly = 0;
121 let AssemblerPredicates = [isSICI];
122 let DecoderNamespace = "SICI";
123 let DisableDecoder = DisableSIDecoder;
124}
125
126class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
127 RegisterClass data_rc, RegisterClass addr_rc> :
128 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
129 SIMCInstr<name, SIEncodingFamily.VI>,
130 MIMGe<op.VI> {
131 let isCodeGenOnly = 0;
132 let AssemblerPredicates = [isVI];
133 let DecoderNamespace = "VI";
134 let DisableDecoder = DisableVIDecoder;
135}
136
137multiclass MIMG_Atomic_Helper_m <mimg op, string name, string asm,
138 RegisterClass data_rc, RegisterClass addr_rc> {
139 let isPseudo = 1, isCodeGenOnly = 1 in {
140 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
141 SIMCInstr<name, SIEncodingFamily.NONE>;
142 }
143
144 let ssamp = 0 in {
145 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc>;
146
147 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc>;
148 }
149}
150
151multiclass MIMG_Atomic <mimg op, string asm, RegisterClass data_rc = VGPR_32> {
152 defm _V1 : MIMG_Atomic_Helper_m <op, asm # "_V1", asm, data_rc, VGPR_32>;
153 defm _V2 : MIMG_Atomic_Helper_m <op, asm # "_V2", asm, data_rc, VReg_64>;
154 defm _V4 : MIMG_Atomic_Helper_m <op, asm # "_V3", asm, data_rc, VReg_128>;
155}
156
157class MIMG_Sampler_Helper <bits<7> op, string asm,
158 RegisterClass dst_rc,
159 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000160 bit wqm,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000161 string dns=""> : MIMG_Helper <
162 (outs dst_rc:$vdata),
163 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000164 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000165 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
166 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
167 dns>, MIMGe<op> {
168 let WQM = wqm;
169}
170
171multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
172 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000173 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000174 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm,
175 !if(!eq(channels, 1), "AMDGPU", "")>,
176 MIMG_Mask<asm#"_V1", channels>;
177 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
178 MIMG_Mask<asm#"_V2", channels>;
179 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
180 MIMG_Mask<asm#"_V4", channels>;
181 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
182 MIMG_Mask<asm#"_V8", channels>;
183 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
184 MIMG_Mask<asm#"_V16", channels>;
185}
186
Sam Koltonc01faa32016-11-15 13:39:07 +0000187multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000188 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
189 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
190 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
191 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
192}
193
194multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
195
196class MIMG_Gather_Helper <bits<7> op, string asm,
197 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000198 RegisterClass src_rc, bit wqm> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000199 (outs dst_rc:$vdata),
200 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000201 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000202 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
203 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
204 []>, MIMGe<op> {
205 let mayLoad = 1;
206 let mayStore = 0;
207
208 // DMASK was repurposed for GATHER4. 4 components are always
209 // returned and DMASK works like a swizzle - it selects
210 // the component to fetch. The only useful DMASK values are
211 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
212 // (red,red,red,red) etc.) The ISA document doesn't mention
213 // this.
214 // Therefore, disable all code which updates DMASK by setting this:
215 let Gather4 = 1;
216 let hasPostISelHook = 0;
217 let WQM = wqm;
218
219 let isAsmParserOnly = 1; // TBD: fix it later
220}
221
222multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
223 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000224 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000225 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
226 MIMG_Mask<asm#"_V1", channels>;
227 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
228 MIMG_Mask<asm#"_V2", channels>;
229 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
230 MIMG_Mask<asm#"_V4", channels>;
231 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
232 MIMG_Mask<asm#"_V8", channels>;
233 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
234 MIMG_Mask<asm#"_V16", channels>;
235}
236
Sam Koltonc01faa32016-11-15 13:39:07 +0000237multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000238 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, wqm>;
239 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, wqm>;
240 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, wqm>;
241 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, wqm>;
242}
243
244multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
245
246//===----------------------------------------------------------------------===//
247// MIMG Instructions
248//===----------------------------------------------------------------------===//
249let SubtargetPredicate = isGCN in {
250defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
251defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
252//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
253//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
254//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
255//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
256defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
257defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
258//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
259//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000260
261let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000262defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000263}
264
Changpeng Fangb28fe032016-09-01 17:54:54 +0000265defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
266defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
267defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
268defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
269//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
270defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
271defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
272defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
273defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
274defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
275defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
276defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
277defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
278defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
279//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
280//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
281//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
282defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
283defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
284defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
285defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
286defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
287defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
288defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
289defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
290defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
291defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
292defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
293defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
294defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
295defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
296defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
297defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
298defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
299defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
300defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
301defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
302defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
303defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
304defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
305defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
306defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
307defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
308defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
309defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
310defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
311defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
312defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
313defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
314defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
315defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
316defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
317defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
318defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
319defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
320defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
321defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
322defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
323defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
324defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
325defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
326defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
327defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
328defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
329defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
330defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
331defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
332defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
333defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
334defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
335defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
336defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
337defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000338
339let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000340defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000341}
342
Changpeng Fangb28fe032016-09-01 17:54:54 +0000343defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
344defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
345defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
346defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
347defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
348defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
349defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
350defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
351//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
352//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
353}
354
355/********** ======================= **********/
356/********** Image sampling patterns **********/
357/********** ======================= **********/
358
359// Image + sampler
Matt Arsenault90c75932017-10-03 00:06:41 +0000360class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000361 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
362 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
363 (opcode $addr, $rsrc, $sampler,
364 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
365 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
366>;
367
368multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
369 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
370 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
371 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
372 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
373 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
374}
375
376// Image + sampler for amdgcn
377// TODO:
378// 1. Handle half data type like v4f16, and add D16 bit support;
379// 2. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
380// 3. Add A16 support when we pass address of half type.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000381multiclass AMDGCNSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000382 def : GCNPat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000383 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000384 i1:$slc, i1:$lwe, i1:$da)),
385 (opcode $addr, $rsrc, $sampler,
386 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
387 0, 0, (as_i1imm $lwe), (as_i1imm $da))
388 >;
389}
390
Changpeng Fang8236fe12016-11-14 18:33:18 +0000391multiclass AMDGCNSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
392 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V1), dt, f32>;
393 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V2), dt, v2f32>;
394 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4), dt, v4f32>;
395 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V8), dt, v8f32>;
396 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V16), dt, v16f32>;
397}
398
399// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000400multiclass AMDGCNSamplePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000401 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
402 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
403 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000404}
405
406// Image only
Matt Arsenault90c75932017-10-03 00:06:41 +0000407class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000408 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
409 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
410 (opcode $addr, $rsrc,
411 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
412 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
413>;
414
415multiclass ImagePatterns<SDPatternOperator name, string opcode> {
416 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
417 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
418 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
419}
420
Changpeng Fang8236fe12016-11-14 18:33:18 +0000421multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000422 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000423 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000424 i1:$da)),
425 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000426 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000427 0, 0, (as_i1imm $lwe), (as_i1imm $da))
428 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000429}
430
Changpeng Fang8236fe12016-11-14 18:33:18 +0000431multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
432 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
433 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
434 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000435}
436
Changpeng Fang8236fe12016-11-14 18:33:18 +0000437// TODO: support v3f32.
438multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
439 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
440 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
441 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
442}
443
444multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000445 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000446 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000447 i1:$lwe, i1:$da),
448 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000449 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000450 0, 0, (as_i1imm $lwe), (as_i1imm $da))
451 >;
452}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000453
Changpeng Fang8236fe12016-11-14 18:33:18 +0000454multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
455 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
456 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
457 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
458}
459
460// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000461multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000462 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
463 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
464 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000465}
466
Matt Arsenault90c75932017-10-03 00:06:41 +0000467class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000468 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
469 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
470>;
471
472multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
473 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
474 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
475 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
476}
477
Matt Arsenault90c75932017-10-03 00:06:41 +0000478class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000479 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
480 imm:$r128, imm:$da, imm:$slc),
481 (EXTRACT_SUBREG
482 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
483 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
484 sub0)
485>;
486
Changpeng Fangb28fe032016-09-01 17:54:54 +0000487// ======= amdgcn Image Intrinsics ==============
488
489// Image load
490defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
491defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000492defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000493
494// Image store
495defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
496defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
497
498// Basic sample
499defm : AMDGCNSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
500defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
501defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
502defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
503defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
504defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
505defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
506defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
507defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
508defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
509
510// Sample with comparison
511defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
512defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
513defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
514defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
515defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
516defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
517defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
518defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
519defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
520defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
521
522// Sample with offsets
523defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
524defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
525defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
526defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
527defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
528defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
529defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
530defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
531defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
532defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
533
534// Sample with comparison and offsets
535defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
536defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
537defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
538defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
539defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
540defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
541defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
542defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
543defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
544defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
545
546// Gather opcodes
Changpeng Fang8236fe12016-11-14 18:33:18 +0000547defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
548defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
549defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
550defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
551defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
552defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000553
Changpeng Fang8236fe12016-11-14 18:33:18 +0000554defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
555defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
556defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
557defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
558defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
559defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000560
Changpeng Fang8236fe12016-11-14 18:33:18 +0000561defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
562defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
563defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
564defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
565defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
566defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000567
Changpeng Fang8236fe12016-11-14 18:33:18 +0000568defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
569defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
570defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
571defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
572defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
573defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000574
Changpeng Fang8236fe12016-11-14 18:33:18 +0000575defm : AMDGCNSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000576
577// Image atomics
578defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
579def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
580def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
581def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
582defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
583defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
584defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
585defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
586defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
587defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
588defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
589defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
590defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
591defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
592defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
593
594/* SIsample for simple 1D texture lookup */
Matt Arsenault90c75932017-10-03 00:06:41 +0000595def : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000596 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
597 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
598>;
599
Matt Arsenault90c75932017-10-03 00:06:41 +0000600class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000601 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
602 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
603>;
604
Matt Arsenault90c75932017-10-03 00:06:41 +0000605class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000606 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
607 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
608>;
609
Matt Arsenault90c75932017-10-03 00:06:41 +0000610class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000611 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
612 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
613>;
614
615class SampleShadowPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000616 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000617 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
618 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
619>;
620
621class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000622 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000623 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
624 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
625>;
626
627/* SIsample* for texture lookups consuming more address parameters */
628multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
629 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
630MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
631 def : SamplePattern <SIsample, sample, addr_type>;
632 def : SampleRectPattern <SIsample, sample, addr_type>;
633 def : SampleArrayPattern <SIsample, sample, addr_type>;
634 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
635 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
636
637 def : SamplePattern <SIsamplel, sample_l, addr_type>;
638 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
639 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
640 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
641
642 def : SamplePattern <SIsampleb, sample_b, addr_type>;
643 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
644 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
645 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
646
647 def : SamplePattern <SIsampled, sample_d, addr_type>;
648 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
649 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
650 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
651}
652
653defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
654 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
655 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
656 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
657 v2i32>;
658defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
659 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
660 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
661 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
662 v4i32>;
663defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
664 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
665 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
666 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
667 v8i32>;
668defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
669 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
670 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
671 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
672 v16i32>;