blob: 994658dd3f8e735e804bfef46b23e0aba6684572 [file] [log] [blame]
Tom Stellard1aaad692014-07-21 16:55:33 +00001//===-- SIShrinkInstructions.cpp - Shrink Instructions --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// The pass tries to use the 32-bit encoding for instructions when possible.
9//===----------------------------------------------------------------------===//
10//
11
12#include "AMDGPU.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000013#include "AMDGPUMCInstLower.h"
Eric Christopherd9134482014-08-04 21:25:23 +000014#include "AMDGPUSubtarget.h"
Tom Stellard1aaad692014-07-21 16:55:33 +000015#include "SIInstrInfo.h"
16#include "llvm/ADT/Statistic.h"
17#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard6407e1e2014-08-01 00:32:33 +000020#include "llvm/IR/Constants.h"
Tom Stellard1aaad692014-07-21 16:55:33 +000021#include "llvm/IR/Function.h"
Benjamin Kramer16132e62015-03-23 18:07:13 +000022#include "llvm/IR/LLVMContext.h"
Tom Stellard1aaad692014-07-21 16:55:33 +000023#include "llvm/Support/Debug.h"
Benjamin Kramer16132e62015-03-23 18:07:13 +000024#include "llvm/Support/raw_ostream.h"
Tom Stellard1aaad692014-07-21 16:55:33 +000025#include "llvm/Target/TargetMachine.h"
26
27#define DEBUG_TYPE "si-shrink-instructions"
28
29STATISTIC(NumInstructionsShrunk,
30 "Number of 64-bit instruction reduced to 32-bit.");
Tom Stellard6407e1e2014-08-01 00:32:33 +000031STATISTIC(NumLiteralConstantsFolded,
32 "Number of literal constants folded into 32-bit instructions.");
Tom Stellard1aaad692014-07-21 16:55:33 +000033
Tom Stellard1aaad692014-07-21 16:55:33 +000034using namespace llvm;
35
36namespace {
37
38class SIShrinkInstructions : public MachineFunctionPass {
39public:
40 static char ID;
41
42public:
43 SIShrinkInstructions() : MachineFunctionPass(ID) {
44 }
45
Craig Topperfd38cbe2014-08-30 16:48:34 +000046 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard1aaad692014-07-21 16:55:33 +000047
Mehdi Amini117296c2016-10-01 02:56:57 +000048 StringRef getPassName() const override { return "SI Shrink Instructions"; }
Tom Stellard1aaad692014-07-21 16:55:33 +000049
Craig Topperfd38cbe2014-08-30 16:48:34 +000050 void getAnalysisUsage(AnalysisUsage &AU) const override {
Tom Stellard1aaad692014-07-21 16:55:33 +000051 AU.setPreservesCFG();
52 MachineFunctionPass::getAnalysisUsage(AU);
53 }
54};
55
56} // End anonymous namespace.
57
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000058INITIALIZE_PASS(SIShrinkInstructions, DEBUG_TYPE,
59 "SI Shrink Instructions", false, false)
Tom Stellard1aaad692014-07-21 16:55:33 +000060
61char SIShrinkInstructions::ID = 0;
62
63FunctionPass *llvm::createSIShrinkInstructionsPass() {
64 return new SIShrinkInstructions();
65}
66
67static bool isVGPR(const MachineOperand *MO, const SIRegisterInfo &TRI,
68 const MachineRegisterInfo &MRI) {
69 if (!MO->isReg())
70 return false;
71
72 if (TargetRegisterInfo::isVirtualRegister(MO->getReg()))
73 return TRI.hasVGPRs(MRI.getRegClass(MO->getReg()));
74
75 return TRI.hasVGPRs(TRI.getPhysRegClass(MO->getReg()));
76}
77
78static bool canShrink(MachineInstr &MI, const SIInstrInfo *TII,
79 const SIRegisterInfo &TRI,
80 const MachineRegisterInfo &MRI) {
81
82 const MachineOperand *Src2 = TII->getNamedOperand(MI, AMDGPU::OpName::src2);
83 // Can't shrink instruction with three operands.
Tom Stellard5224df32015-03-10 16:16:44 +000084 // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add
85 // a special case for it. It can only be shrunk if the third operand
86 // is vcc. We should handle this the same way we handle vopc, by addding
Matt Arsenault28bd4cb2017-01-11 22:35:17 +000087 // a register allocation hint pre-regalloc and then do the shrinking
Tom Stellard5224df32015-03-10 16:16:44 +000088 // post-regalloc.
Tom Stellarddb5a11f2015-07-13 15:47:57 +000089 if (Src2) {
Tom Stellarde48fe2a2015-07-14 14:15:03 +000090 switch (MI.getOpcode()) {
91 default: return false;
Tom Stellarddb5a11f2015-07-13 15:47:57 +000092
Matt Arsenault24a12732017-01-11 22:58:12 +000093 case AMDGPU::V_ADDC_U32_e64:
94 case AMDGPU::V_SUBB_U32_e64:
Stanislav Mekhanoshinfa48c492018-02-24 01:32:32 +000095 case AMDGPU::V_SUBBREV_U32_e64:
96 if (!isVGPR(TII->getNamedOperand(MI, AMDGPU::OpName::src1), TRI, MRI))
Stanislav Mekhanoshina9d846c2017-06-20 20:33:44 +000097 return false;
Matt Arsenault24a12732017-01-11 22:58:12 +000098 // Additional verification is needed for sdst/src2.
99 return true;
100
Tom Stellarde48fe2a2015-07-14 14:15:03 +0000101 case AMDGPU::V_MAC_F32_e64:
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000102 case AMDGPU::V_MAC_F16_e64:
Tom Stellarde48fe2a2015-07-14 14:15:03 +0000103 if (!isVGPR(Src2, TRI, MRI) ||
104 TII->hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers))
105 return false;
106 break;
107
108 case AMDGPU::V_CNDMASK_B32_e64:
109 break;
110 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000111 }
Tom Stellard1aaad692014-07-21 16:55:33 +0000112
113 const MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1);
Matt Arsenaulta81198d2017-07-06 20:56:59 +0000114 if (Src1 && (!isVGPR(Src1, TRI, MRI) ||
115 TII->hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers)))
Tom Stellard1aaad692014-07-21 16:55:33 +0000116 return false;
117
Matt Arsenault8943d242014-10-17 18:00:45 +0000118 // We don't need to check src0, all input types are legal, so just make sure
119 // src0 isn't using any modifiers.
120 if (TII->hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers))
Tom Stellard1aaad692014-07-21 16:55:33 +0000121 return false;
122
123 // Check output modifiers
Matt Arsenaulta81198d2017-07-06 20:56:59 +0000124 return !TII->hasModifiersSet(MI, AMDGPU::OpName::omod) &&
125 !TII->hasModifiersSet(MI, AMDGPU::OpName::clamp);
Tom Stellard1aaad692014-07-21 16:55:33 +0000126}
127
Tom Stellard6407e1e2014-08-01 00:32:33 +0000128/// \brief This function checks \p MI for operands defined by a move immediate
129/// instruction and then folds the literal constant into the instruction if it
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000130/// can. This function assumes that \p MI is a VOP1, VOP2, or VOPC instructions.
131static bool foldImmediates(MachineInstr &MI, const SIInstrInfo *TII,
Tom Stellard6407e1e2014-08-01 00:32:33 +0000132 MachineRegisterInfo &MRI, bool TryToCommute = true) {
Matt Arsenault3add6432015-10-20 04:35:43 +0000133 assert(TII->isVOP1(MI) || TII->isVOP2(MI) || TII->isVOPC(MI));
Tom Stellard6407e1e2014-08-01 00:32:33 +0000134
Matt Arsenault11a4d672015-02-13 19:05:03 +0000135 int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src0);
Tom Stellard6407e1e2014-08-01 00:32:33 +0000136
Tom Stellard6407e1e2014-08-01 00:32:33 +0000137 // Try to fold Src0
Matt Arsenault4bd72362016-12-10 00:39:12 +0000138 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000139 if (Src0.isReg()) {
Matt Arsenault11a4d672015-02-13 19:05:03 +0000140 unsigned Reg = Src0.getReg();
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000141 if (TargetRegisterInfo::isVirtualRegister(Reg) && MRI.hasOneUse(Reg)) {
142 MachineInstr *Def = MRI.getUniqueVRegDef(Reg);
143 if (Def && Def->isMoveImmediate()) {
144 MachineOperand &MovSrc = Def->getOperand(1);
145 bool ConstantFolded = false;
Tom Stellard6407e1e2014-08-01 00:32:33 +0000146
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000147 if (MovSrc.isImm() && (isInt<32>(MovSrc.getImm()) ||
148 isUInt<32>(MovSrc.getImm()))) {
149 // It's possible to have only one component of a super-reg defined by
150 // a single mov, so we need to clear any subregister flag.
151 Src0.setSubReg(0);
152 Src0.ChangeToImmediate(MovSrc.getImm());
153 ConstantFolded = true;
Matt Arsenault9cff06f2017-07-10 20:04:35 +0000154 } else if (MovSrc.isFI()) {
155 Src0.setSubReg(0);
156 Src0.ChangeToFrameIndex(MovSrc.getIndex());
157 ConstantFolded = true;
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000158 }
159
160 if (ConstantFolded) {
161 assert(MRI.use_empty(Reg));
Tom Stellard6407e1e2014-08-01 00:32:33 +0000162 Def->eraseFromParent();
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000163 ++NumLiteralConstantsFolded;
164 return true;
165 }
Tom Stellard6407e1e2014-08-01 00:32:33 +0000166 }
167 }
168 }
169
170 // We have failed to fold src0, so commute the instruction and try again.
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000171 if (TryToCommute && MI.isCommutable()) {
172 if (TII->commuteInstruction(MI)) {
173 if (foldImmediates(MI, TII, MRI, false))
174 return true;
Tom Stellard6407e1e2014-08-01 00:32:33 +0000175
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000176 // Commute back.
177 TII->commuteInstruction(MI);
178 }
179 }
180
181 return false;
Tom Stellard6407e1e2014-08-01 00:32:33 +0000182}
183
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000184// Copy MachineOperand with all flags except setting it as implicit.
Matt Arsenault22096252016-06-20 18:34:00 +0000185static void copyFlagsToImplicitVCC(MachineInstr &MI,
186 const MachineOperand &Orig) {
187
188 for (MachineOperand &Use : MI.implicit_operands()) {
Matt Arsenault24a12732017-01-11 22:58:12 +0000189 if (Use.isUse() && Use.getReg() == AMDGPU::VCC) {
Matt Arsenault22096252016-06-20 18:34:00 +0000190 Use.setIsUndef(Orig.isUndef());
191 Use.setIsKill(Orig.isKill());
192 return;
193 }
194 }
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000195}
196
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000197static bool isKImmOperand(const SIInstrInfo *TII, const MachineOperand &Src) {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000198 return isInt<16>(Src.getImm()) &&
199 !TII->isInlineConstant(*Src.getParent(),
200 Src.getParent()->getOperandNo(&Src));
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000201}
202
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000203static bool isKUImmOperand(const SIInstrInfo *TII, const MachineOperand &Src) {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000204 return isUInt<16>(Src.getImm()) &&
205 !TII->isInlineConstant(*Src.getParent(),
206 Src.getParent()->getOperandNo(&Src));
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000207}
208
209static bool isKImmOrKUImmOperand(const SIInstrInfo *TII,
210 const MachineOperand &Src,
211 bool &IsUnsigned) {
212 if (isInt<16>(Src.getImm())) {
213 IsUnsigned = false;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000214 return !TII->isInlineConstant(Src);
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000215 }
216
217 if (isUInt<16>(Src.getImm())) {
218 IsUnsigned = true;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000219 return !TII->isInlineConstant(Src);
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000220 }
221
222 return false;
223}
224
Matt Arsenault663ab8c2016-11-01 23:14:20 +0000225/// \returns true if the constant in \p Src should be replaced with a bitreverse
226/// of an inline immediate.
227static bool isReverseInlineImm(const SIInstrInfo *TII,
228 const MachineOperand &Src,
229 int32_t &ReverseImm) {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000230 if (!isInt<32>(Src.getImm()) || TII->isInlineConstant(Src))
Matt Arsenault663ab8c2016-11-01 23:14:20 +0000231 return false;
232
233 ReverseImm = reverseBits<int32_t>(static_cast<int32_t>(Src.getImm()));
234 return ReverseImm >= -16 && ReverseImm <= 64;
235}
236
Matt Arsenault5ffe3e12016-09-03 17:25:39 +0000237/// Copy implicit register operands from specified instruction to this
238/// instruction that are not part of the instruction definition.
239static void copyExtraImplicitOps(MachineInstr &NewMI, MachineFunction &MF,
240 const MachineInstr &MI) {
241 for (unsigned i = MI.getDesc().getNumOperands() +
242 MI.getDesc().getNumImplicitUses() +
243 MI.getDesc().getNumImplicitDefs(), e = MI.getNumOperands();
244 i != e; ++i) {
245 const MachineOperand &MO = MI.getOperand(i);
246 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
247 NewMI.addOperand(MF, MO);
248 }
249}
250
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000251static void shrinkScalarCompare(const SIInstrInfo *TII, MachineInstr &MI) {
252 // cmpk instructions do scc = dst <cc op> imm16, so commute the instruction to
253 // get constants on the RHS.
254 if (!MI.getOperand(0).isReg())
255 TII->commuteInstruction(MI, false, 0, 1);
256
257 const MachineOperand &Src1 = MI.getOperand(1);
258 if (!Src1.isImm())
259 return;
260
261 int SOPKOpc = AMDGPU::getSOPKOp(MI.getOpcode());
262 if (SOPKOpc == -1)
263 return;
264
265 // eq/ne is special because the imm16 can be treated as signed or unsigned,
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000266 // and initially selectd to the unsigned versions.
267 if (SOPKOpc == AMDGPU::S_CMPK_EQ_U32 || SOPKOpc == AMDGPU::S_CMPK_LG_U32) {
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000268 bool HasUImm;
269 if (isKImmOrKUImmOperand(TII, Src1, HasUImm)) {
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000270 if (!HasUImm) {
271 SOPKOpc = (SOPKOpc == AMDGPU::S_CMPK_EQ_U32) ?
272 AMDGPU::S_CMPK_EQ_I32 : AMDGPU::S_CMPK_LG_I32;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000273 }
274
275 MI.setDesc(TII->get(SOPKOpc));
276 }
277
278 return;
279 }
280
281 const MCInstrDesc &NewDesc = TII->get(SOPKOpc);
282
283 if ((TII->sopkIsZext(SOPKOpc) && isKUImmOperand(TII, Src1)) ||
284 (!TII->sopkIsZext(SOPKOpc) && isKImmOperand(TII, Src1))) {
285 MI.setDesc(NewDesc);
286 }
287}
288
Tom Stellard1aaad692014-07-21 16:55:33 +0000289bool SIShrinkInstructions::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000290 if (skipFunction(MF.getFunction()))
Andrew Kaylor7de74af2016-04-25 22:23:44 +0000291 return false;
292
Tom Stellard1aaad692014-07-21 16:55:33 +0000293 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000294 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
295 const SIInstrInfo *TII = ST.getInstrInfo();
Tom Stellard1aaad692014-07-21 16:55:33 +0000296 const SIRegisterInfo &TRI = TII->getRegisterInfo();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000297
Tom Stellard1aaad692014-07-21 16:55:33 +0000298 std::vector<unsigned> I1Defs;
299
300 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
301 BI != BE; ++BI) {
302
303 MachineBasicBlock &MBB = *BI;
304 MachineBasicBlock::iterator I, Next;
305 for (I = MBB.begin(); I != MBB.end(); I = Next) {
306 Next = std::next(I);
307 MachineInstr &MI = *I;
308
Matt Arsenault9a19c242016-03-11 07:42:49 +0000309 if (MI.getOpcode() == AMDGPU::V_MOV_B32_e32) {
310 // If this has a literal constant source that is the same as the
311 // reversed bits of an inline immediate, replace with a bitreverse of
312 // that constant. This saves 4 bytes in the common case of materializing
313 // sign bits.
314
315 // Test if we are after regalloc. We only want to do this after any
316 // optimizations happen because this will confuse them.
317 // XXX - not exactly a check for post-regalloc run.
318 MachineOperand &Src = MI.getOperand(1);
319 if (Src.isImm() &&
320 TargetRegisterInfo::isPhysicalRegister(MI.getOperand(0).getReg())) {
Matt Arsenault663ab8c2016-11-01 23:14:20 +0000321 int32_t ReverseImm;
322 if (isReverseInlineImm(TII, Src, ReverseImm)) {
323 MI.setDesc(TII->get(AMDGPU::V_BFREV_B32_e32));
324 Src.setImm(ReverseImm);
325 continue;
Matt Arsenault9a19c242016-03-11 07:42:49 +0000326 }
327 }
328 }
329
Matt Arsenault074ea282016-04-25 19:53:22 +0000330 // Combine adjacent s_nops to use the immediate operand encoding how long
331 // to wait.
332 //
333 // s_nop N
334 // s_nop M
335 // =>
336 // s_nop (N + M)
337 if (MI.getOpcode() == AMDGPU::S_NOP &&
338 Next != MBB.end() &&
339 (*Next).getOpcode() == AMDGPU::S_NOP) {
340
341 MachineInstr &NextMI = *Next;
342 // The instruction encodes the amount to wait with an offset of 1,
343 // i.e. 0 is wait 1 cycle. Convert both to cycles and then convert back
344 // after adding.
345 uint8_t Nop0 = MI.getOperand(0).getImm() + 1;
346 uint8_t Nop1 = NextMI.getOperand(0).getImm() + 1;
347
348 // Make sure we don't overflow the bounds.
349 if (Nop0 + Nop1 <= 8) {
350 NextMI.getOperand(0).setImm(Nop0 + Nop1 - 1);
351 MI.eraseFromParent();
352 }
353
354 continue;
355 }
356
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000357 // FIXME: We also need to consider movs of constant operands since
358 // immediate operands are not folded if they have more than one use, and
359 // the operand folding pass is unaware if the immediate will be free since
360 // it won't know if the src == dest constraint will end up being
361 // satisfied.
362 if (MI.getOpcode() == AMDGPU::S_ADD_I32 ||
363 MI.getOpcode() == AMDGPU::S_MUL_I32) {
Matt Arsenaultbe90f702016-09-08 17:35:41 +0000364 const MachineOperand *Dest = &MI.getOperand(0);
365 MachineOperand *Src0 = &MI.getOperand(1);
366 MachineOperand *Src1 = &MI.getOperand(2);
367
368 if (!Src0->isReg() && Src1->isReg()) {
369 if (TII->commuteInstruction(MI, false, 1, 2))
370 std::swap(Src0, Src1);
371 }
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000372
373 // FIXME: This could work better if hints worked with subregisters. If
374 // we have a vector add of a constant, we usually don't get the correct
375 // allocation due to the subregister usage.
Matt Arsenaultbe90f702016-09-08 17:35:41 +0000376 if (TargetRegisterInfo::isVirtualRegister(Dest->getReg()) &&
377 Src0->isReg()) {
378 MRI.setRegAllocationHint(Dest->getReg(), 0, Src0->getReg());
379 MRI.setRegAllocationHint(Src0->getReg(), 0, Dest->getReg());
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000380 continue;
381 }
382
Matt Arsenaultbe90f702016-09-08 17:35:41 +0000383 if (Src0->isReg() && Src0->getReg() == Dest->getReg()) {
384 if (Src1->isImm() && isKImmOperand(TII, *Src1)) {
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000385 unsigned Opc = (MI.getOpcode() == AMDGPU::S_ADD_I32) ?
386 AMDGPU::S_ADDK_I32 : AMDGPU::S_MULK_I32;
387
388 MI.setDesc(TII->get(Opc));
389 MI.tieOperands(0, 1);
390 }
391 }
392 }
393
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000394 // Try to use s_cmpk_*
395 if (MI.isCompare() && TII->isSOPC(MI)) {
396 shrinkScalarCompare(TII, MI);
397 continue;
398 }
399
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000400 // Try to use S_MOVK_I32, which will save 4 bytes for small immediates.
401 if (MI.getOpcode() == AMDGPU::S_MOV_B32) {
Matt Arsenault663ab8c2016-11-01 23:14:20 +0000402 const MachineOperand &Dst = MI.getOperand(0);
403 MachineOperand &Src = MI.getOperand(1);
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000404
Matt Arsenault663ab8c2016-11-01 23:14:20 +0000405 if (Src.isImm() &&
406 TargetRegisterInfo::isPhysicalRegister(Dst.getReg())) {
407 int32_t ReverseImm;
408 if (isKImmOperand(TII, Src))
409 MI.setDesc(TII->get(AMDGPU::S_MOVK_I32));
410 else if (isReverseInlineImm(TII, Src, ReverseImm)) {
411 MI.setDesc(TII->get(AMDGPU::S_BREV_B32));
412 Src.setImm(ReverseImm);
413 }
414 }
Matt Arsenaultb6be2022016-04-16 01:46:49 +0000415
416 continue;
417 }
418
Tom Stellard86d12eb2014-08-01 00:32:28 +0000419 if (!TII->hasVALU32BitEncoding(MI.getOpcode()))
Tom Stellard1aaad692014-07-21 16:55:33 +0000420 continue;
421
422 if (!canShrink(MI, TII, TRI, MRI)) {
Matt Arsenault66524032014-09-16 18:00:23 +0000423 // Try commuting the instruction and see if that enables us to shrink
Tom Stellard1aaad692014-07-21 16:55:33 +0000424 // it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000425 if (!MI.isCommutable() || !TII->commuteInstruction(MI) ||
Tom Stellard1aaad692014-07-21 16:55:33 +0000426 !canShrink(MI, TII, TRI, MRI))
427 continue;
428 }
429
Marek Olsaka93603d2015-01-15 18:42:51 +0000430 // getVOPe32 could be -1 here if we started with an instruction that had
Tom Stellard86d12eb2014-08-01 00:32:28 +0000431 // a 32-bit encoding and then commuted it to an instruction that did not.
Marek Olsaka93603d2015-01-15 18:42:51 +0000432 if (!TII->hasVALU32BitEncoding(MI.getOpcode()))
Tom Stellard86d12eb2014-08-01 00:32:28 +0000433 continue;
434
Marek Olsaka93603d2015-01-15 18:42:51 +0000435 int Op32 = AMDGPU::getVOPe32(MI.getOpcode());
436
Tom Stellard1aaad692014-07-21 16:55:33 +0000437 if (TII->isVOPC(Op32)) {
438 unsigned DstReg = MI.getOperand(0).getReg();
439 if (TargetRegisterInfo::isVirtualRegister(DstReg)) {
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000440 // VOPC instructions can only write to the VCC register. We can't
441 // force them to use VCC here, because this is only one register and
442 // cannot deal with sequences which would require multiple copies of
443 // VCC, e.g. S_AND_B64 (vcc = V_CMP_...), (vcc = V_CMP_...)
Tom Stellard1aaad692014-07-21 16:55:33 +0000444 //
Matt Arsenaulta9627ae2014-09-21 17:27:32 +0000445 // So, instead of forcing the instruction to write to VCC, we provide
446 // a hint to the register allocator to use VCC and then we we will run
447 // this pass again after RA and shrink it if it outputs to VCC.
Tom Stellard1aaad692014-07-21 16:55:33 +0000448 MRI.setRegAllocationHint(MI.getOperand(0).getReg(), 0, AMDGPU::VCC);
449 continue;
450 }
451 if (DstReg != AMDGPU::VCC)
452 continue;
453 }
454
Tom Stellarde48fe2a2015-07-14 14:15:03 +0000455 if (Op32 == AMDGPU::V_CNDMASK_B32_e32) {
456 // We shrink V_CNDMASK_B32_e64 using regalloc hints like we do for VOPC
457 // instructions.
458 const MachineOperand *Src2 =
459 TII->getNamedOperand(MI, AMDGPU::OpName::src2);
460 if (!Src2->isReg())
461 continue;
462 unsigned SReg = Src2->getReg();
463 if (TargetRegisterInfo::isVirtualRegister(SReg)) {
464 MRI.setRegAllocationHint(SReg, 0, AMDGPU::VCC);
465 continue;
466 }
467 if (SReg != AMDGPU::VCC)
468 continue;
469 }
470
Matt Arsenault28bd4cb2017-01-11 22:35:17 +0000471 // Check for the bool flag output for instructions like V_ADD_I32_e64.
472 const MachineOperand *SDst = TII->getNamedOperand(MI,
473 AMDGPU::OpName::sdst);
Matt Arsenault28bd4cb2017-01-11 22:35:17 +0000474
Matt Arsenault24a12732017-01-11 22:58:12 +0000475 // Check the carry-in operand for v_addc_u32_e64.
476 const MachineOperand *Src2 = TII->getNamedOperand(MI,
477 AMDGPU::OpName::src2);
478
479 if (SDst) {
480 if (SDst->getReg() != AMDGPU::VCC) {
481 if (TargetRegisterInfo::isVirtualRegister(SDst->getReg()))
482 MRI.setRegAllocationHint(SDst->getReg(), 0, AMDGPU::VCC);
483 continue;
484 }
485
486 // All of the instructions with carry outs also have an SGPR input in
487 // src2.
488 if (Src2 && Src2->getReg() != AMDGPU::VCC) {
489 if (TargetRegisterInfo::isVirtualRegister(Src2->getReg()))
490 MRI.setRegAllocationHint(Src2->getReg(), 0, AMDGPU::VCC);
491
492 continue;
493 }
Matt Arsenault28bd4cb2017-01-11 22:35:17 +0000494 }
495
Tom Stellard1aaad692014-07-21 16:55:33 +0000496 // We can shrink this instruction
Matt Arsenaulte0b44042015-09-10 21:51:19 +0000497 DEBUG(dbgs() << "Shrinking " << MI);
Tom Stellard1aaad692014-07-21 16:55:33 +0000498
Tom Stellard6407e1e2014-08-01 00:32:33 +0000499 MachineInstrBuilder Inst32 =
Tom Stellard1aaad692014-07-21 16:55:33 +0000500 BuildMI(MBB, I, MI.getDebugLoc(), TII->get(Op32));
501
Tom Stellardcc4c8712016-02-16 18:14:56 +0000502 // Add the dst operand if the 32-bit encoding also has an explicit $vdst.
Matt Arsenault46359152015-08-08 00:41:48 +0000503 // For VOPC instructions, this is replaced by an implicit def of vcc.
Tom Stellardcc4c8712016-02-16 18:14:56 +0000504 int Op32DstIdx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::vdst);
Matt Arsenault46359152015-08-08 00:41:48 +0000505 if (Op32DstIdx != -1) {
506 // dst
Diana Picus116bbab2017-01-13 09:58:52 +0000507 Inst32.add(MI.getOperand(0));
Matt Arsenault46359152015-08-08 00:41:48 +0000508 } else {
509 assert(MI.getOperand(0).getReg() == AMDGPU::VCC &&
510 "Unexpected case");
511 }
512
Tom Stellard1aaad692014-07-21 16:55:33 +0000513
Diana Picus116bbab2017-01-13 09:58:52 +0000514 Inst32.add(*TII->getNamedOperand(MI, AMDGPU::OpName::src0));
Tom Stellard1aaad692014-07-21 16:55:33 +0000515
516 const MachineOperand *Src1 =
517 TII->getNamedOperand(MI, AMDGPU::OpName::src1);
518 if (Src1)
Diana Picus116bbab2017-01-13 09:58:52 +0000519 Inst32.add(*Src1);
Tom Stellard1aaad692014-07-21 16:55:33 +0000520
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000521 if (Src2) {
522 int Op32Src2Idx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2);
523 if (Op32Src2Idx != -1) {
Diana Picus116bbab2017-01-13 09:58:52 +0000524 Inst32.add(*Src2);
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000525 } else {
526 // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is
Matt Arsenault22096252016-06-20 18:34:00 +0000527 // replaced with an implicit read of vcc. This was already added
528 // during the initial BuildMI, so find it to preserve the flags.
529 copyFlagsToImplicitVCC(*Inst32, *Src2);
Matt Arsenault6942d1a2015-08-08 00:41:45 +0000530 }
531 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000532
Tom Stellard1aaad692014-07-21 16:55:33 +0000533 ++NumInstructionsShrunk;
Tom Stellard6407e1e2014-08-01 00:32:33 +0000534
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000535 // Copy extra operands not present in the instruction definition.
Matt Arsenault5ffe3e12016-09-03 17:25:39 +0000536 copyExtraImplicitOps(*Inst32, MF, MI);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000537
538 MI.eraseFromParent();
Tom Stellard6407e1e2014-08-01 00:32:33 +0000539 foldImmediates(*Inst32, TII, MRI);
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000540
Tom Stellard6407e1e2014-08-01 00:32:33 +0000541 DEBUG(dbgs() << "e32 MI = " << *Inst32 << '\n');
542
543
Tom Stellard1aaad692014-07-21 16:55:33 +0000544 }
545 }
546 return false;
547}