blob: 056cf754dc2e51125b7e3d2bcf51f0c50f87d3ee [file] [log] [blame]
Daniel Sanders23e98772014-11-02 16:09:29 +00001//===---- MipsABIInfo.cpp - Information about MIPS ABI's ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MipsABIInfo.h"
11#include "MipsRegisterInfo.h"
Eric Christophera5762812015-01-26 17:33:46 +000012#include "llvm/ADT/StringRef.h"
13#include "llvm/ADT/StringSwitch.h"
14#include "llvm/MC/MCTargetOptions.h"
Daniel Sanders23e98772014-11-02 16:09:29 +000015
16using namespace llvm;
17
18namespace {
19static const MCPhysReg O32IntRegs[4] = {Mips::A0, Mips::A1, Mips::A2, Mips::A3};
20
21static const MCPhysReg Mips64IntRegs[8] = {
22 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
23 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
24}
25
Craig Topper862d5d82015-09-28 00:15:34 +000026ArrayRef<MCPhysReg> MipsABIInfo::GetByValArgRegs() const {
Daniel Sanders23e98772014-11-02 16:09:29 +000027 if (IsO32())
28 return makeArrayRef(O32IntRegs);
29 if (IsN32() || IsN64())
30 return makeArrayRef(Mips64IntRegs);
31 llvm_unreachable("Unhandled ABI");
32}
Daniel Sandersd7eba312014-11-07 12:21:37 +000033
Craig Topper862d5d82015-09-28 00:15:34 +000034ArrayRef<MCPhysReg> MipsABIInfo::GetVarArgRegs() const {
Daniel Sandersd7eba312014-11-07 12:21:37 +000035 if (IsO32())
36 return makeArrayRef(O32IntRegs);
37 if (IsN32() || IsN64())
38 return makeArrayRef(Mips64IntRegs);
39 llvm_unreachable("Unhandled ABI");
40}
Daniel Sanders2c6f4b42014-11-07 15:03:53 +000041
42unsigned MipsABIInfo::GetCalleeAllocdArgSizeInBytes(CallingConv::ID CC) const {
43 if (IsO32())
44 return CC != CallingConv::Fast ? 16 : 0;
45 if (IsN32() || IsN64() || IsEABI())
46 return 0;
47 llvm_unreachable("Unhandled ABI");
48}
Eric Christophera5762812015-01-26 17:33:46 +000049
Daniel Sanders50f17232015-09-15 16:17:27 +000050MipsABIInfo MipsABIInfo::computeTargetABI(const Triple &TT, StringRef CPU,
Eric Christophera5762812015-01-26 17:33:46 +000051 const MCTargetOptions &Options) {
52 if (Options.getABIName().startswith("o32"))
53 return MipsABIInfo::O32();
54 else if (Options.getABIName().startswith("n32"))
55 return MipsABIInfo::N32();
56 else if (Options.getABIName().startswith("n64"))
57 return MipsABIInfo::N64();
58 else if (Options.getABIName().startswith("eabi"))
59 return MipsABIInfo::EABI();
60 else if (!Options.getABIName().empty())
61 llvm_unreachable("Unknown ABI option for MIPS");
62
63 // FIXME: This shares code with the selectMipsCPU routine that's
64 // used and not shared in a couple of other places. This needs unifying
65 // at some level.
66 if (CPU.empty() || CPU == "generic") {
Daniel Sanders50f17232015-09-15 16:17:27 +000067 if (TT.getArch() == Triple::mips || TT.getArch() == Triple::mipsel)
Eric Christophera5762812015-01-26 17:33:46 +000068 CPU = "mips32";
69 else
70 CPU = "mips64";
71 }
72
73 return StringSwitch<MipsABIInfo>(CPU)
74 .Case("mips1", MipsABIInfo::O32())
75 .Case("mips2", MipsABIInfo::O32())
76 .Case("mips32", MipsABIInfo::O32())
77 .Case("mips32r2", MipsABIInfo::O32())
Daniel Sanders17793142015-02-18 16:24:50 +000078 .Case("mips32r3", MipsABIInfo::O32())
79 .Case("mips32r5", MipsABIInfo::O32())
Eric Christophera5762812015-01-26 17:33:46 +000080 .Case("mips32r6", MipsABIInfo::O32())
81 .Case("mips16", MipsABIInfo::O32())
82 .Case("mips3", MipsABIInfo::N64())
83 .Case("mips4", MipsABIInfo::N64())
84 .Case("mips5", MipsABIInfo::N64())
85 .Case("mips64", MipsABIInfo::N64())
86 .Case("mips64r2", MipsABIInfo::N64())
Daniel Sanders17793142015-02-18 16:24:50 +000087 .Case("mips64r3", MipsABIInfo::N64())
88 .Case("mips64r5", MipsABIInfo::N64())
Eric Christophera5762812015-01-26 17:33:46 +000089 .Case("mips64r6", MipsABIInfo::N64())
90 .Case("octeon", MipsABIInfo::N64())
91 .Default(MipsABIInfo::Unknown());
92}
Daniel Sanders81eb66c2015-04-17 09:50:21 +000093
94unsigned MipsABIInfo::GetStackPtr() const {
95 return ArePtrs64bit() ? Mips::SP_64 : Mips::SP;
96}
97
98unsigned MipsABIInfo::GetFramePtr() const {
99 return ArePtrs64bit() ? Mips::FP_64 : Mips::FP;
100}
101
Vasileios Kalintirisbb698c72015-06-02 13:14:46 +0000102unsigned MipsABIInfo::GetBasePtr() const {
103 return ArePtrs64bit() ? Mips::S7_64 : Mips::S7;
104}
105
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000106unsigned MipsABIInfo::GetNullPtr() const {
107 return ArePtrs64bit() ? Mips::ZERO_64 : Mips::ZERO;
108}
109
Daniel Sandersa39ef1c2015-08-17 10:11:55 +0000110unsigned MipsABIInfo::GetZeroReg() const {
111 return AreGprs64bit() ? Mips::ZERO_64 : Mips::ZERO;
112}
113
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000114unsigned MipsABIInfo::GetPtrAdduOp() const {
115 return ArePtrs64bit() ? Mips::DADDu : Mips::ADDu;
116}
117
118unsigned MipsABIInfo::GetPtrAddiuOp() const {
119 return ArePtrs64bit() ? Mips::DADDiu : Mips::ADDiu;
120}
121
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +0000122unsigned MipsABIInfo::GetGPRMoveOp() const {
123 return ArePtrs64bit() ? Mips::OR64 : Mips::OR;
124}
125
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000126unsigned MipsABIInfo::GetEhDataReg(unsigned I) const {
127 static const unsigned EhDataReg[] = {
128 Mips::A0, Mips::A1, Mips::A2, Mips::A3
129 };
130 static const unsigned EhDataReg64[] = {
131 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64
132 };
133
134 return IsN64() ? EhDataReg64[I] : EhDataReg[I];
135}
136