blob: 35082c2912f30ee204f94c3af5d8901ad9ef1ada [file] [log] [blame]
Jack Carter3a2c2d42013-08-13 20:54:07 +00001//===- MipsMSAInstrFormats.td - Mips Instruction Formats ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10def HasMSA : Predicate<"Subtarget.hasMSA()">,
11 AssemblerPredicate<"FeatureMSA">;
12
13class MSAInst : MipsInst<(outs), (ins), "", [], NoItinerary, FrmOther> {
14 let Predicates = [HasMSA];
15 let Inst{31-26} = 0b011110;
16}
17
18class PseudoMSA<dag outs, dag ins, list<dag> pattern,
19 InstrItinClass itin = IIPseudo>:
20 MipsPseudo<outs, ins, pattern, itin> {
21 let Predicates = [HasMSA];
22}
23
Jack Carterbabdcc82013-08-15 12:24:57 +000024class MSA_BIT_B_FMT<bits<3> major, bits<6> minor>: MSAInst {
25 let Inst{25-23} = major;
26 let Inst{22-19} = 0b1110;
27 let Inst{5-0} = minor;
28}
29
30class MSA_BIT_H_FMT<bits<3> major, bits<6> minor>: MSAInst {
31 let Inst{25-23} = major;
32 let Inst{22-20} = 0b110;
33 let Inst{5-0} = minor;
34}
35
36class MSA_BIT_W_FMT<bits<3> major, bits<6> minor>: MSAInst {
37 let Inst{25-23} = major;
38 let Inst{22-21} = 0b10;
39 let Inst{5-0} = minor;
40}
41
42class MSA_BIT_D_FMT<bits<3> major, bits<6> minor>: MSAInst {
43 let Inst{25-23} = major;
44 let Inst{22} = 0b0;
45 let Inst{5-0} = minor;
46}
47
48class MSA_2R_FMT<bits<8> major, bits<2> df, bits<6> minor>: MSAInst {
49 let Inst{25-18} = major;
50 let Inst{17-16} = df;
51 let Inst{5-0} = minor;
52}
53
54class MSA_2RF_FMT<bits<9> major, bits<1> df, bits<6> minor>: MSAInst {
55 let Inst{25-17} = major;
56 let Inst{16} = df;
57 let Inst{5-0} = minor;
58}
59
Jack Carter3a2c2d42013-08-13 20:54:07 +000060class MSA_3R_FMT<bits<3> major, bits<2> df, bits<6> minor>: MSAInst {
61 let Inst{25-23} = major;
62 let Inst{22-21} = df;
63 let Inst{5-0} = minor;
64}
65
Jack Carterbabdcc82013-08-15 12:24:57 +000066class MSA_3RF_FMT<bits<4> major, bits<1> df, bits<6> minor>: MSAInst {
67 let Inst{25-22} = major;
68 let Inst{21} = df;
69 let Inst{5-0} = minor;
70}
71
72class MSA_ELM_B_FMT<bits<4> major, bits<6> minor>: MSAInst {
73 let Inst{25-22} = major;
74 let Inst{21-20} = 0b00;
75 let Inst{5-0} = minor;
76}
77
78class MSA_ELM_H_FMT<bits<4> major, bits<6> minor>: MSAInst {
79 let Inst{25-22} = major;
80 let Inst{21-19} = 0b100;
81 let Inst{5-0} = minor;
82}
83
84class MSA_ELM_W_FMT<bits<4> major, bits<6> minor>: MSAInst {
85 let Inst{25-22} = major;
86 let Inst{21-18} = 0b1100;
87 let Inst{5-0} = minor;
88}
89
90class MSA_ELM_D_FMT<bits<4> major, bits<6> minor>: MSAInst {
91 let Inst{25-22} = major;
92 let Inst{21-17} = 0b11100;
93 let Inst{5-0} = minor;
94}
95
Jack Carter3a2c2d42013-08-13 20:54:07 +000096class MSA_I5_FMT<bits<3> major, bits<2> df, bits<6> minor>: MSAInst {
97 let Inst{25-23} = major;
98 let Inst{22-21} = df;
99 let Inst{5-0} = minor;
100}
Jack Carterbabdcc82013-08-15 12:24:57 +0000101
102class MSA_I8_FMT<bits<2> major, bits<6> minor>: MSAInst {
103 let Inst{25-24} = major;
104 let Inst{5-0} = minor;
105}
106
107class MSA_I10_FMT<bits<3> major, bits<2> df, bits<6> minor>: MSAInst {
108 let Inst{25-23} = major;
109 let Inst{22-21} = df;
110 let Inst{5-0} = minor;
111}
Daniel Sanders869bdad2013-08-20 08:38:21 +0000112
113class MSA_VEC_FMT<bits<5> major, bits<6> minor>: MSAInst {
114 let Inst{25-21} = major;
115 let Inst{5-0} = minor;
116}