blob: 42efec35aaeb21c83076ea501898a0f722de5faa [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Ranjeet Singh5b119092015-06-30 11:30:42 +000052 FeatureBitset &ErrorMissingFeature,
Craig Topperb0c941b2014-04-29 07:57:13 +000053 bool MatchingInlineAsm) override;
54 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000055 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000056 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000057 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000058
David Blaikie960ea3f2014-06-08 16:18:35 +000059 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000060 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000061
62 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000063 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
64
65 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000066
67 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000068 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
69 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000070
David Blaikie960ea3f2014-06-08 16:18:35 +000071 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000072
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000073 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000074 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
75 unsigned &RegKind);
76
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000077 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000078 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000079
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000080 bool is64Bit() const {
81 return STI.getTargetTriple().getArchName().startswith("sparcv9");
82 }
James Y Knightc49e7882015-05-18 16:43:33 +000083
84 void expandSET(MCInst &Inst, SMLoc IDLoc,
85 SmallVectorImpl<MCInst> &Instructions);
86
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000087public:
88 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000089 const MCInstrInfo &MII,
90 const MCTargetOptions &Options)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000091 : MCTargetAsmParser(), STI(sti), Parser(parser) {
92 // Initialize the set of available features.
93 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
94 }
95
96};
97
98 static unsigned IntRegs[32] = {
99 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
100 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
101 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
102 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
103 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
104 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
105 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
106 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
107
108 static unsigned FloatRegs[32] = {
109 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
110 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
111 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
112 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
113 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
114 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
115 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
116 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
117
118 static unsigned DoubleRegs[32] = {
119 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
120 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
121 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
122 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
123 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
124 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
125 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
126 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
127
128 static unsigned QuadFPRegs[32] = {
129 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
130 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000131 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000132 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
133
James Y Knight807563d2015-05-18 16:29:48 +0000134 static unsigned ASRRegs[32] = {
135 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
136 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
137 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
138 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
139 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
140 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
141 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
142 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000143
144/// SparcOperand - Instances of this class represent a parsed Sparc machine
145/// instruction.
146class SparcOperand : public MCParsedAsmOperand {
147public:
148 enum RegisterKind {
149 rk_None,
150 rk_IntReg,
151 rk_FloatReg,
152 rk_DoubleReg,
153 rk_QuadReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000154 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000155 };
James Y Knightf7e70172015-05-18 16:38:47 +0000156
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000157private:
158 enum KindTy {
159 k_Token,
160 k_Register,
161 k_Immediate,
162 k_MemoryReg,
163 k_MemoryImm
164 } Kind;
165
166 SMLoc StartLoc, EndLoc;
167
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000168 struct Token {
169 const char *Data;
170 unsigned Length;
171 };
172
173 struct RegOp {
174 unsigned RegNum;
175 RegisterKind Kind;
176 };
177
178 struct ImmOp {
179 const MCExpr *Val;
180 };
181
182 struct MemOp {
183 unsigned Base;
184 unsigned OffsetReg;
185 const MCExpr *Off;
186 };
187
188 union {
189 struct Token Tok;
190 struct RegOp Reg;
191 struct ImmOp Imm;
192 struct MemOp Mem;
193 };
194public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000195 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
196
Craig Topperb0c941b2014-04-29 07:57:13 +0000197 bool isToken() const override { return Kind == k_Token; }
198 bool isReg() const override { return Kind == k_Register; }
199 bool isImm() const override { return Kind == k_Immediate; }
200 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000201 bool isMEMrr() const { return Kind == k_MemoryReg; }
202 bool isMEMri() const { return Kind == k_MemoryImm; }
203
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000204 bool isFloatReg() const {
205 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
206 }
207
208 bool isFloatOrDoubleReg() const {
209 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
210 || Reg.Kind == rk_DoubleReg));
211 }
212
213
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000214 StringRef getToken() const {
215 assert(Kind == k_Token && "Invalid access!");
216 return StringRef(Tok.Data, Tok.Length);
217 }
218
Craig Topperb0c941b2014-04-29 07:57:13 +0000219 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000220 assert((Kind == k_Register) && "Invalid access!");
221 return Reg.RegNum;
222 }
223
224 const MCExpr *getImm() const {
225 assert((Kind == k_Immediate) && "Invalid access!");
226 return Imm.Val;
227 }
228
229 unsigned getMemBase() const {
230 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
231 return Mem.Base;
232 }
233
234 unsigned getMemOffsetReg() const {
235 assert((Kind == k_MemoryReg) && "Invalid access!");
236 return Mem.OffsetReg;
237 }
238
239 const MCExpr *getMemOff() const {
240 assert((Kind == k_MemoryImm) && "Invalid access!");
241 return Mem.Off;
242 }
243
244 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000245 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000246 return StartLoc;
247 }
248 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000249 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000250 return EndLoc;
251 }
252
Craig Topperb0c941b2014-04-29 07:57:13 +0000253 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000254 switch (Kind) {
255 case k_Token: OS << "Token: " << getToken() << "\n"; break;
256 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
257 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
258 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
259 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000260 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000261 OS << "Mem: " << getMemBase()
262 << "+" << *getMemOff()
263 << "\n"; break;
264 }
265 }
266
267 void addRegOperands(MCInst &Inst, unsigned N) const {
268 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000269 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000270 }
271
272 void addImmOperands(MCInst &Inst, unsigned N) const {
273 assert(N == 1 && "Invalid number of operands!");
274 const MCExpr *Expr = getImm();
275 addExpr(Inst, Expr);
276 }
277
278 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
279 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000280 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000281 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000282 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000283 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000284 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000285 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000286 }
287
288 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
289 assert(N == 2 && "Invalid number of operands!");
290
Jim Grosbache9119e42015-05-13 18:37:00 +0000291 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000292
293 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000294 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000295 }
296
297 void addMEMriOperands(MCInst &Inst, unsigned N) const {
298 assert(N == 2 && "Invalid number of operands!");
299
Jim Grosbache9119e42015-05-13 18:37:00 +0000300 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000301
302 const MCExpr *Expr = getMemOff();
303 addExpr(Inst, Expr);
304 }
305
David Blaikie960ea3f2014-06-08 16:18:35 +0000306 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
307 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000308 Op->Tok.Data = Str.data();
309 Op->Tok.Length = Str.size();
310 Op->StartLoc = S;
311 Op->EndLoc = S;
312 return Op;
313 }
314
David Blaikie960ea3f2014-06-08 16:18:35 +0000315 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
316 SMLoc S, SMLoc E) {
317 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000318 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000319 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000320 Op->StartLoc = S;
321 Op->EndLoc = E;
322 return Op;
323 }
324
David Blaikie960ea3f2014-06-08 16:18:35 +0000325 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
326 SMLoc E) {
327 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000328 Op->Imm.Val = Val;
329 Op->StartLoc = S;
330 Op->EndLoc = E;
331 return Op;
332 }
333
David Blaikie960ea3f2014-06-08 16:18:35 +0000334 static bool MorphToDoubleReg(SparcOperand &Op) {
335 unsigned Reg = Op.getReg();
336 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000337 unsigned regIdx = Reg - Sparc::F0;
338 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000339 return false;
340 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
341 Op.Reg.Kind = rk_DoubleReg;
342 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000343 }
344
David Blaikie960ea3f2014-06-08 16:18:35 +0000345 static bool MorphToQuadReg(SparcOperand &Op) {
346 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000347 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000348 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000349 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000350 case rk_FloatReg:
351 regIdx = Reg - Sparc::F0;
352 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000353 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000354 Reg = QuadFPRegs[regIdx / 4];
355 break;
356 case rk_DoubleReg:
357 regIdx = Reg - Sparc::D0;
358 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000359 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000360 Reg = QuadFPRegs[regIdx / 2];
361 break;
362 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000363 Op.Reg.RegNum = Reg;
364 Op.Reg.Kind = rk_QuadReg;
365 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000366 }
367
David Blaikie960ea3f2014-06-08 16:18:35 +0000368 static std::unique_ptr<SparcOperand>
369 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000370 unsigned offsetReg = Op->getReg();
371 Op->Kind = k_MemoryReg;
372 Op->Mem.Base = Base;
373 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000374 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000375 return Op;
376 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000377
David Blaikie960ea3f2014-06-08 16:18:35 +0000378 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000379 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
380 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000381 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000382 Op->Mem.OffsetReg = Sparc::G0; // always 0
383 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000384 Op->StartLoc = S;
385 Op->EndLoc = E;
386 return Op;
387 }
388
David Blaikie960ea3f2014-06-08 16:18:35 +0000389 static std::unique_ptr<SparcOperand>
390 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000391 const MCExpr *Imm = Op->getImm();
392 Op->Kind = k_MemoryImm;
393 Op->Mem.Base = Base;
394 Op->Mem.OffsetReg = 0;
395 Op->Mem.Off = Imm;
396 return Op;
397 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000398};
399
400} // end namespace
401
James Y Knightc49e7882015-05-18 16:43:33 +0000402void SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
403 SmallVectorImpl<MCInst> &Instructions) {
404 MCOperand MCRegOp = Inst.getOperand(0);
405 MCOperand MCValOp = Inst.getOperand(1);
406 assert(MCRegOp.isReg());
407 assert(MCValOp.isImm() || MCValOp.isExpr());
408
409 // the imm operand can be either an expression or an immediate.
410 bool IsImm = Inst.getOperand(1).isImm();
411 uint64_t ImmValue = IsImm ? MCValOp.getImm() : 0;
412 const MCExpr *ValExpr;
413 if (IsImm)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000414 ValExpr = MCConstantExpr::create(ImmValue, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000415 else
416 ValExpr = MCValOp.getExpr();
417
418 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
419
420 if (!IsImm || (ImmValue & ~0x1fff)) {
421 MCInst TmpInst;
422 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000423 SparcMCExpr::create(SparcMCExpr::VK_Sparc_HI, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000424 TmpInst.setLoc(IDLoc);
425 TmpInst.setOpcode(SP::SETHIi);
426 TmpInst.addOperand(MCRegOp);
427 TmpInst.addOperand(MCOperand::createExpr(Expr));
428 Instructions.push_back(TmpInst);
429 PrevReg = MCRegOp;
430 }
431
432 if (!IsImm || ((ImmValue & 0x1fff) != 0 || ImmValue == 0)) {
433 MCInst TmpInst;
434 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000435 SparcMCExpr::create(SparcMCExpr::VK_Sparc_LO, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000436 TmpInst.setLoc(IDLoc);
437 TmpInst.setOpcode(SP::ORri);
438 TmpInst.addOperand(MCRegOp);
439 TmpInst.addOperand(PrevReg);
440 TmpInst.addOperand(MCOperand::createExpr(Expr));
441 Instructions.push_back(TmpInst);
442 }
443}
444
David Blaikie960ea3f2014-06-08 16:18:35 +0000445bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
446 OperandVector &Operands,
447 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000448 uint64_t &ErrorInfo,
Ranjeet Singh5b119092015-06-30 11:30:42 +0000449 FeatureBitset &ErrorMissingFeature,
David Blaikie960ea3f2014-06-08 16:18:35 +0000450 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000451 MCInst Inst;
452 SmallVector<MCInst, 8> Instructions;
453 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh5b119092015-06-30 11:30:42 +0000454 ErrorMissingFeature,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000455 MatchingInlineAsm);
456 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000457 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000458 switch (Inst.getOpcode()) {
459 default:
460 Inst.setLoc(IDLoc);
461 Instructions.push_back(Inst);
462 break;
463 case SP::SET:
464 expandSET(Inst, IDLoc, Instructions);
465 break;
466 }
467
468 for (const MCInst &I : Instructions) {
469 Out.EmitInstruction(I, STI);
470 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000471 return false;
472 }
473
474 case Match_MissingFeature:
475 return Error(IDLoc,
476 "instruction requires a CPU feature not currently enabled");
477
478 case Match_InvalidOperand: {
479 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000480 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000481 if (ErrorInfo >= Operands.size())
482 return Error(IDLoc, "too few operands for instruction");
483
David Blaikie960ea3f2014-06-08 16:18:35 +0000484 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000485 if (ErrorLoc == SMLoc())
486 ErrorLoc = IDLoc;
487 }
488
489 return Error(ErrorLoc, "invalid operand for instruction");
490 }
491 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000492 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000493 }
Craig Topper589ceee2015-01-03 08:16:34 +0000494 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000495}
496
497bool SparcAsmParser::
498ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
499{
500 const AsmToken &Tok = Parser.getTok();
501 StartLoc = Tok.getLoc();
502 EndLoc = Tok.getEndLoc();
503 RegNo = 0;
504 if (getLexer().getKind() != AsmToken::Percent)
505 return false;
506 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000507 unsigned regKind = SparcOperand::rk_None;
508 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000509 Parser.Lex();
510 return false;
511 }
512
513 return Error(StartLoc, "invalid register name");
514}
515
Ranjeet Singh5b119092015-06-30 11:30:42 +0000516static void applyMnemonicAliases(StringRef &Mnemonic, FeatureBitset Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000517 unsigned VariantID);
518
David Blaikie960ea3f2014-06-08 16:18:35 +0000519bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
520 StringRef Name, SMLoc NameLoc,
521 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000522
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000523 // First operand in MCInst is instruction mnemonic.
524 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
525
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000526 // apply mnemonic aliases, if any, so that we can parse operands correctly.
527 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
528
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000529 if (getLexer().isNot(AsmToken::EndOfStatement)) {
530 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000531 if (getLexer().is(AsmToken::Comma)) {
532 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
533 SMLoc Loc = getLexer().getLoc();
534 Parser.eatToEndOfStatement();
535 return Error(Loc, "unexpected token");
536 }
537 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000538 if (parseOperand(Operands, Name) != MatchOperand_Success) {
539 SMLoc Loc = getLexer().getLoc();
540 Parser.eatToEndOfStatement();
541 return Error(Loc, "unexpected token");
542 }
543
544 while (getLexer().is(AsmToken::Comma)) {
545 Parser.Lex(); // Eat the comma.
546 // Parse and remember the operand.
547 if (parseOperand(Operands, Name) != MatchOperand_Success) {
548 SMLoc Loc = getLexer().getLoc();
549 Parser.eatToEndOfStatement();
550 return Error(Loc, "unexpected token");
551 }
552 }
553 }
554 if (getLexer().isNot(AsmToken::EndOfStatement)) {
555 SMLoc Loc = getLexer().getLoc();
556 Parser.eatToEndOfStatement();
557 return Error(Loc, "unexpected token");
558 }
559 Parser.Lex(); // Consume the EndOfStatement.
560 return false;
561}
562
563bool SparcAsmParser::
564ParseDirective(AsmToken DirectiveID)
565{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000566 StringRef IDVal = DirectiveID.getString();
567
568 if (IDVal == ".byte")
569 return parseDirectiveWord(1, DirectiveID.getLoc());
570
571 if (IDVal == ".half")
572 return parseDirectiveWord(2, DirectiveID.getLoc());
573
574 if (IDVal == ".word")
575 return parseDirectiveWord(4, DirectiveID.getLoc());
576
577 if (IDVal == ".nword")
578 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
579
580 if (is64Bit() && IDVal == ".xword")
581 return parseDirectiveWord(8, DirectiveID.getLoc());
582
583 if (IDVal == ".register") {
584 // For now, ignore .register directive.
585 Parser.eatToEndOfStatement();
586 return false;
587 }
588
589 // Let the MC layer to handle other directives.
590 return true;
591}
592
593bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
594 if (getLexer().isNot(AsmToken::EndOfStatement)) {
595 for (;;) {
596 const MCExpr *Value;
597 if (getParser().parseExpression(Value))
598 return true;
599
600 getParser().getStreamer().EmitValue(Value, Size);
601
602 if (getLexer().is(AsmToken::EndOfStatement))
603 break;
604
605 // FIXME: Improve diagnostic.
606 if (getLexer().isNot(AsmToken::Comma))
607 return Error(L, "unexpected token in directive");
608 Parser.Lex();
609 }
610 }
611 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000612 return false;
613}
614
David Blaikie960ea3f2014-06-08 16:18:35 +0000615SparcAsmParser::OperandMatchResultTy
616SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000617
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000618 SMLoc S, E;
619 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000620
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000621 if (ParseRegister(BaseReg, S, E)) {
622 return MatchOperand_NoMatch;
623 }
624
625 switch (getLexer().getKind()) {
626 default: return MatchOperand_NoMatch;
627
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000628 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000629 case AsmToken::RBrac:
630 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000631 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000632 return MatchOperand_Success;
633
634 case AsmToken:: Plus:
635 Parser.Lex(); // Eat the '+'
636 break;
637 case AsmToken::Minus:
638 break;
639 }
640
David Blaikie960ea3f2014-06-08 16:18:35 +0000641 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000642 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
643 if (ResTy != MatchOperand_Success || !Offset)
644 return MatchOperand_NoMatch;
645
David Blaikie960ea3f2014-06-08 16:18:35 +0000646 Operands.push_back(
647 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
648 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000649
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000650 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000651}
652
David Blaikie960ea3f2014-06-08 16:18:35 +0000653SparcAsmParser::OperandMatchResultTy
654SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000655
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000656 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000657
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000658 // If there wasn't a custom match, try the generic matcher below. Otherwise,
659 // there was a match, but an error occurred, in which case, just return that
660 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000661 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000662 return ResTy;
663
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000664 if (getLexer().is(AsmToken::LBrac)) {
665 // Memory operand
666 Operands.push_back(SparcOperand::CreateToken("[",
667 Parser.getTok().getLoc()));
668 Parser.Lex(); // Eat the [
669
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000670 if (Mnemonic == "cas" || Mnemonic == "casx") {
671 SMLoc S = Parser.getTok().getLoc();
672 if (getLexer().getKind() != AsmToken::Percent)
673 return MatchOperand_NoMatch;
674 Parser.Lex(); // eat %
675
676 unsigned RegNo, RegKind;
677 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
678 return MatchOperand_NoMatch;
679
680 Parser.Lex(); // Eat the identifier token.
681 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
682 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
683 ResTy = MatchOperand_Success;
684 } else {
685 ResTy = parseMEMOperand(Operands);
686 }
687
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000688 if (ResTy != MatchOperand_Success)
689 return ResTy;
690
691 if (!getLexer().is(AsmToken::RBrac))
692 return MatchOperand_ParseFail;
693
694 Operands.push_back(SparcOperand::CreateToken("]",
695 Parser.getTok().getLoc()));
696 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000697
698 // Parse an optional address-space identifier after the address.
699 if (getLexer().is(AsmToken::Integer)) {
700 std::unique_ptr<SparcOperand> Op;
701 ResTy = parseSparcAsmOperand(Op, false);
702 if (ResTy != MatchOperand_Success || !Op)
703 return MatchOperand_ParseFail;
704 Operands.push_back(std::move(Op));
705 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000706 return MatchOperand_Success;
707 }
708
David Blaikie960ea3f2014-06-08 16:18:35 +0000709 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000710
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000711 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000712 if (ResTy != MatchOperand_Success || !Op)
713 return MatchOperand_ParseFail;
714
715 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000716 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000717
718 return MatchOperand_Success;
719}
720
721SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000722SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
723 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000724
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000725 SMLoc S = Parser.getTok().getLoc();
726 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
727 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000728
Craig Topper062a2ba2014-04-25 05:30:21 +0000729 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000730 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000731 default: break;
732
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000733 case AsmToken::Percent:
734 Parser.Lex(); // Eat the '%'.
735 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000736 unsigned RegKind;
737 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000738 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000739 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000740 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000741 switch (RegNo) {
742 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000743 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000744 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000745 case Sparc::PSR:
746 Op = SparcOperand::CreateToken("%psr", S);
747 break;
748 case Sparc::WIM:
749 Op = SparcOperand::CreateToken("%wim", S);
750 break;
751 case Sparc::TBR:
752 Op = SparcOperand::CreateToken("%tbr", S);
753 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000754 case Sparc::ICC:
755 if (name == "xcc")
756 Op = SparcOperand::CreateToken("%xcc", S);
757 else
758 Op = SparcOperand::CreateToken("%icc", S);
759 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000760 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000761 break;
762 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000763 if (matchSparcAsmModifiers(EVal, E)) {
764 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
765 Op = SparcOperand::CreateImm(EVal, S, E);
766 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000767 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000768
769 case AsmToken::Minus:
770 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000771 case AsmToken::LParen:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000772 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000773 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000774 break;
775
776 case AsmToken::Identifier: {
777 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000778 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000779 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000780 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000781
Jim Grosbach13760bd2015-05-30 01:25:56 +0000782 const MCExpr *Res = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None,
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000783 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000784 if (isCall &&
785 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000786 Res = SparcMCExpr::create(SparcMCExpr::VK_Sparc_WPLT30, Res,
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000787 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000788 Op = SparcOperand::CreateImm(Res, S, E);
789 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000790 break;
791 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000792 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000793 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000794}
795
David Blaikie960ea3f2014-06-08 16:18:35 +0000796SparcAsmParser::OperandMatchResultTy
797SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000798
799 // parse (,a|,pn|,pt)+
800
801 while (getLexer().is(AsmToken::Comma)) {
802
803 Parser.Lex(); // Eat the comma
804
805 if (!getLexer().is(AsmToken::Identifier))
806 return MatchOperand_ParseFail;
807 StringRef modName = Parser.getTok().getString();
808 if (modName == "a" || modName == "pn" || modName == "pt") {
809 Operands.push_back(SparcOperand::CreateToken(modName,
810 Parser.getTok().getLoc()));
811 Parser.Lex(); // eat the identifier.
812 }
813 }
814 return MatchOperand_Success;
815}
816
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000817bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
818 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000819 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000820{
821 int64_t intVal = 0;
822 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000823 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000824 if (Tok.is(AsmToken::Identifier)) {
825 StringRef name = Tok.getString();
826
827 // %fp
828 if (name.equals("fp")) {
829 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000830 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000831 return true;
832 }
833 // %sp
834 if (name.equals("sp")) {
835 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000836 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000837 return true;
838 }
839
840 if (name.equals("y")) {
841 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000842 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000843 return true;
844 }
845
846 if (name.substr(0, 3).equals_lower("asr")
847 && !name.substr(3).getAsInteger(10, intVal)
848 && intVal > 0 && intVal < 32) {
849 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000850 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000851 return true;
852 }
853
854 if (name.equals("icc")) {
855 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000856 RegKind = SparcOperand::rk_Special;
857 return true;
858 }
859
860 if (name.equals("psr")) {
861 RegNo = Sparc::PSR;
862 RegKind = SparcOperand::rk_Special;
863 return true;
864 }
865
866 if (name.equals("wim")) {
867 RegNo = Sparc::WIM;
868 RegKind = SparcOperand::rk_Special;
869 return true;
870 }
871
872 if (name.equals("tbr")) {
873 RegNo = Sparc::TBR;
874 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000875 return true;
876 }
877
878 if (name.equals("xcc")) {
879 // FIXME:: check 64bit.
880 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000881 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000882 return true;
883 }
884
885 // %fcc0 - %fcc3
886 if (name.substr(0, 3).equals_lower("fcc")
887 && !name.substr(3).getAsInteger(10, intVal)
888 && intVal < 4) {
889 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000890 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +0000891 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000892 return true;
893 }
894
895 // %g0 - %g7
896 if (name.substr(0, 1).equals_lower("g")
897 && !name.substr(1).getAsInteger(10, intVal)
898 && intVal < 8) {
899 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000900 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000901 return true;
902 }
903 // %o0 - %o7
904 if (name.substr(0, 1).equals_lower("o")
905 && !name.substr(1).getAsInteger(10, intVal)
906 && intVal < 8) {
907 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000908 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000909 return true;
910 }
911 if (name.substr(0, 1).equals_lower("l")
912 && !name.substr(1).getAsInteger(10, intVal)
913 && intVal < 8) {
914 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000915 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000916 return true;
917 }
918 if (name.substr(0, 1).equals_lower("i")
919 && !name.substr(1).getAsInteger(10, intVal)
920 && intVal < 8) {
921 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000922 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000923 return true;
924 }
925 // %f0 - %f31
926 if (name.substr(0, 1).equals_lower("f")
927 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000928 RegNo = FloatRegs[intVal];
929 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000930 return true;
931 }
932 // %f32 - %f62
933 if (name.substr(0, 1).equals_lower("f")
934 && !name.substr(1, 2).getAsInteger(10, intVal)
935 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000936 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000937 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000938 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000939 return true;
940 }
941
942 // %r0 - %r31
943 if (name.substr(0, 1).equals_lower("r")
944 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
945 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000946 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000947 return true;
948 }
949 }
950 return false;
951}
952
James Y Knightf90346f2015-06-18 15:05:15 +0000953// Determine if an expression contains a reference to the symbol
954// "_GLOBAL_OFFSET_TABLE_".
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000955static bool hasGOTReference(const MCExpr *Expr) {
956 switch (Expr->getKind()) {
957 case MCExpr::Target:
958 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
959 return hasGOTReference(SE->getSubExpr());
960 break;
961
962 case MCExpr::Constant:
963 break;
964
965 case MCExpr::Binary: {
966 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
967 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
968 }
969
970 case MCExpr::SymbolRef: {
971 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
972 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
973 }
974
975 case MCExpr::Unary:
976 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
977 }
978 return false;
979}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000980
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000981bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
982 SMLoc &EndLoc)
983{
984 AsmToken Tok = Parser.getTok();
985 if (!Tok.is(AsmToken::Identifier))
986 return false;
987
988 StringRef name = Tok.getString();
989
990 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
991
992 if (VK == SparcMCExpr::VK_Sparc_None)
993 return false;
994
995 Parser.Lex(); // Eat the identifier.
996 if (Parser.getTok().getKind() != AsmToken::LParen)
997 return false;
998
999 Parser.Lex(); // Eat the LParen token.
1000 const MCExpr *subExpr;
1001 if (Parser.parseParenExpression(subExpr, EndLoc))
1002 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001003
1004 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
1005
James Y Knightf90346f2015-06-18 15:05:15 +00001006 // Ugly: if a sparc assembly expression says "%hi(...)" but the
1007 // expression within contains _GLOBAL_OFFSET_TABLE_, it REALLY means
1008 // %pc22. Same with %lo -> %pc10. Worse, if it doesn't contain that,
1009 // the meaning depends on whether the assembler was invoked with
1010 // -KPIC or not: if so, it really means %got22/%got10; if not, it
1011 // actually means what it said! Sigh, historical mistakes...
1012
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001013 switch(VK) {
1014 default: break;
1015 case SparcMCExpr::VK_Sparc_LO:
1016 VK = (hasGOTReference(subExpr)
1017 ? SparcMCExpr::VK_Sparc_PC10
1018 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
1019 break;
1020 case SparcMCExpr::VK_Sparc_HI:
1021 VK = (hasGOTReference(subExpr)
1022 ? SparcMCExpr::VK_Sparc_PC22
1023 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
1024 break;
1025 }
1026
Jim Grosbach13760bd2015-05-30 01:25:56 +00001027 EVal = SparcMCExpr::create(VK, subExpr, getContext());
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001028 return true;
1029}
1030
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001031extern "C" void LLVMInitializeSparcAsmParser() {
1032 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
1033 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +00001034 RegisterMCAsmParser<SparcAsmParser> C(TheSparcelTarget);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001035}
1036
1037#define GET_REGISTER_MATCHER
1038#define GET_MATCHER_IMPLEMENTATION
1039#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001040
David Blaikie960ea3f2014-06-08 16:18:35 +00001041unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1042 unsigned Kind) {
1043 SparcOperand &Op = (SparcOperand &)GOp;
1044 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001045 switch (Kind) {
1046 default: break;
1047 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001048 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001049 return MCTargetAsmParser::Match_Success;
1050 break;
1051 case MCK_QFPRegs:
1052 if (SparcOperand::MorphToQuadReg(Op))
1053 return MCTargetAsmParser::Match_Success;
1054 break;
1055 }
1056 }
1057 return Match_InvalidOperand;
1058}