| Chris Lattner | 0d5644b | 2003-01-13 00:26:36 +0000 | [diff] [blame] | 1 | //===-- TargetInstrInfo.cpp - Target Instruction Information --------------===// | 
| Misha Brukman | 10468d8 | 2005-04-21 22:55:34 +0000 | [diff] [blame] | 2 | // | 
| John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file was developed by the LLVM research group and is distributed under | 
|  | 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. | 
| Misha Brukman | 10468d8 | 2005-04-21 22:55:34 +0000 | [diff] [blame] | 7 | // | 
| John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 9 | // | 
| Chris Lattner | f6932b7 | 2005-01-19 06:53:34 +0000 | [diff] [blame] | 10 | // This file implements the TargetInstrInfo class. | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Chris Lattner | b4d58d7 | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 14 | #include "llvm/Target/TargetInstrInfo.h" | 
| Chris Lattner | 8693803 | 2002-11-17 22:53:03 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineInstr.h" | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 16 | #include "llvm/Constant.h" | 
|  | 17 | #include "llvm/DerivedTypes.h" | 
| Chris Lattner | f6932b7 | 2005-01-19 06:53:34 +0000 | [diff] [blame] | 18 | using namespace llvm; | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 19 |  | 
| Evan Cheng | 78cb08d | 2006-12-08 18:45:48 +0000 | [diff] [blame] | 20 | /// findTiedToSrcOperand - Returns the operand that is tied to the specified | 
|  | 21 | /// dest operand. Returns -1 if there isn't one. | 
|  | 22 | int TargetInstrDescriptor::findTiedToSrcOperand(unsigned OpNum) const { | 
|  | 23 | for (unsigned i = 0, e = numOperands; i != e; ++i) { | 
|  | 24 | if (i == OpNum) | 
|  | 25 | continue; | 
|  | 26 | if (getOperandConstraint(i, TOI::TIED_TO) == (int)OpNum) | 
|  | 27 | return i; | 
|  | 28 | } | 
|  | 29 | return -1; | 
|  | 30 | } | 
|  | 31 |  | 
|  | 32 |  | 
| Chris Lattner | 0d5644b | 2003-01-13 00:26:36 +0000 | [diff] [blame] | 33 | TargetInstrInfo::TargetInstrInfo(const TargetInstrDescriptor* Desc, | 
| Misha Brukman | e73e76d | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 34 | unsigned numOpcodes) | 
| Chris Lattner | ed01da8 | 2004-02-29 06:31:44 +0000 | [diff] [blame] | 35 | : desc(Desc), NumOpcodes(numOpcodes) { | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 36 | } | 
|  | 37 |  | 
| Chris Lattner | 0d5644b | 2003-01-13 00:26:36 +0000 | [diff] [blame] | 38 | TargetInstrInfo::~TargetInstrInfo() { | 
| Chris Lattner | 910b82f | 2002-10-28 23:55:33 +0000 | [diff] [blame] | 39 | } | 
|  | 40 |  | 
| Chris Lattner | f6932b7 | 2005-01-19 06:53:34 +0000 | [diff] [blame] | 41 | // commuteInstruction - The default implementation of this method just exchanges | 
|  | 42 | // operand 1 and 2. | 
|  | 43 | MachineInstr *TargetInstrInfo::commuteInstruction(MachineInstr *MI) const { | 
|  | 44 | assert(MI->getOperand(1).isRegister() && MI->getOperand(2).isRegister() && | 
|  | 45 | "This only knows how to commute register operands so far"); | 
|  | 46 | unsigned Reg1 = MI->getOperand(1).getReg(); | 
| Evan Cheng | c30a555 | 2006-05-12 01:46:26 +0000 | [diff] [blame] | 47 | unsigned Reg2 = MI->getOperand(2).getReg(); | 
| Evan Cheng | c57819d | 2006-11-15 20:56:03 +0000 | [diff] [blame] | 48 | bool Reg1IsKill = MI->getOperand(1).isKill(); | 
|  | 49 | bool Reg2IsKill = MI->getOperand(2).isKill(); | 
| Chris Lattner | 10d6341 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 50 | MI->getOperand(2).setReg(Reg1); | 
|  | 51 | MI->getOperand(1).setReg(Reg2); | 
| Evan Cheng | c57819d | 2006-11-15 20:56:03 +0000 | [diff] [blame] | 52 | if (Reg1IsKill) | 
|  | 53 | MI->getOperand(2).setIsKill(); | 
|  | 54 | else | 
|  | 55 | MI->getOperand(2).unsetIsKill(); | 
|  | 56 | if (Reg2IsKill) | 
|  | 57 | MI->getOperand(1).setIsKill(); | 
|  | 58 | else | 
|  | 59 | MI->getOperand(1).unsetIsKill(); | 
| Chris Lattner | f6932b7 | 2005-01-19 06:53:34 +0000 | [diff] [blame] | 60 | return MI; | 
|  | 61 | } | 
| Evan Cheng | 973c373 | 2007-05-16 21:20:37 +0000 | [diff] [blame] | 62 |  | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 63 | bool TargetInstrInfo::PredicateInstruction(MachineInstr *MI, | 
| Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 64 | const std::vector<MachineOperand> &Pred) const { | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 65 | bool MadeChange = false; | 
| Evan Cheng | 973c373 | 2007-05-16 21:20:37 +0000 | [diff] [blame] | 66 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 67 | if (TID->Flags & M_PREDICABLE) { | 
|  | 68 | for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 69 | if ((TID->OpInfo[i].Flags & M_PREDICATE_OPERAND)) { | 
|  | 70 | MachineOperand &MO = MI->getOperand(i); | 
| Dan Gohman | 9da02f5 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 71 | if (MO.isRegister()) { | 
| Evan Cheng | c972de8 | 2007-05-23 07:21:11 +0000 | [diff] [blame] | 72 | MO.setReg(Pred[j].getReg()); | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 73 | MadeChange = true; | 
| Dan Gohman | 9da02f5 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 74 | } else if (MO.isImmediate()) { | 
| Evan Cheng | c972de8 | 2007-05-23 07:21:11 +0000 | [diff] [blame] | 75 | MO.setImm(Pred[j].getImmedValue()); | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 76 | MadeChange = true; | 
| Dan Gohman | 9da02f5 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 77 | } else if (MO.isMachineBasicBlock()) { | 
| Evan Cheng | c972de8 | 2007-05-23 07:21:11 +0000 | [diff] [blame] | 78 | MO.setMachineBasicBlock(Pred[j].getMachineBasicBlock()); | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 79 | MadeChange = true; | 
|  | 80 | } | 
|  | 81 | ++j; | 
|  | 82 | } | 
| Evan Cheng | 973c373 | 2007-05-16 21:20:37 +0000 | [diff] [blame] | 83 | } | 
|  | 84 | } | 
| Evan Cheng | dcff2eb | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 85 | return MadeChange; | 
| Evan Cheng | 973c373 | 2007-05-16 21:20:37 +0000 | [diff] [blame] | 86 | } | 
| Evan Cheng | 5514bbe | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 87 |  | 
|  | 88 | bool TargetInstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const { | 
|  | 89 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); | 
| Evan Cheng | 0721084 | 2007-07-05 07:06:46 +0000 | [diff] [blame] | 90 | if (TID->Flags & M_TERMINATOR_FLAG) { | 
| Evan Cheng | d771e05 | 2007-07-06 23:22:03 +0000 | [diff] [blame] | 91 | // Conditional branch is a special case. | 
|  | 92 | if ((TID->Flags & M_BRANCH_FLAG) != 0 && (TID->Flags & M_BARRIER_FLAG) == 0) | 
|  | 93 | return true; | 
| Evan Cheng | 0721084 | 2007-07-05 07:06:46 +0000 | [diff] [blame] | 94 | if ((TID->Flags & M_PREDICABLE) == 0) | 
|  | 95 | return true; | 
| Evan Cheng | 5514bbe | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 96 | return !isPredicated(MI); | 
| Evan Cheng | d771e05 | 2007-07-06 23:22:03 +0000 | [diff] [blame] | 97 | } | 
| Evan Cheng | 5514bbe | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 98 | return false; | 
|  | 99 | } |