blob: e64542a395f0eb83f589f77456d63da74c6e6c28 [file] [log] [blame]
Matt Arsenault8c4a3522018-06-26 19:10:00 +00001//===-- AMDGPULowerKernelArguments.cpp ------------------------------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Matt Arsenault8c4a3522018-06-26 19:10:00 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file This pass replaces accesses to kernel arguments with loads from
10/// offsets from the kernarg base pointer.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPU.h"
15#include "AMDGPUSubtarget.h"
16#include "AMDGPUTargetMachine.h"
17#include "llvm/ADT/StringRef.h"
Matt Arsenault8c4a3522018-06-26 19:10:00 +000018#include "llvm/Analysis/Loads.h"
19#include "llvm/CodeGen/Passes.h"
20#include "llvm/CodeGen/TargetPassConfig.h"
21#include "llvm/IR/Attributes.h"
22#include "llvm/IR/BasicBlock.h"
23#include "llvm/IR/Constants.h"
24#include "llvm/IR/DerivedTypes.h"
25#include "llvm/IR/Function.h"
26#include "llvm/IR/IRBuilder.h"
27#include "llvm/IR/InstrTypes.h"
28#include "llvm/IR/Instruction.h"
29#include "llvm/IR/Instructions.h"
30#include "llvm/IR/LLVMContext.h"
31#include "llvm/IR/MDBuilder.h"
32#include "llvm/IR/Metadata.h"
33#include "llvm/IR/Operator.h"
34#include "llvm/IR/Type.h"
35#include "llvm/IR/Value.h"
36#include "llvm/Pass.h"
37#include "llvm/Support/Casting.h"
38
39#define DEBUG_TYPE "amdgpu-lower-kernel-arguments"
40
41using namespace llvm;
42
43namespace {
44
45class AMDGPULowerKernelArguments : public FunctionPass{
46public:
47 static char ID;
48
49 AMDGPULowerKernelArguments() : FunctionPass(ID) {}
50
51 bool runOnFunction(Function &F) override;
52
53 void getAnalysisUsage(AnalysisUsage &AU) const override {
54 AU.addRequired<TargetPassConfig>();
55 AU.setPreservesAll();
56 }
57};
58
59} // end anonymous namespace
60
61bool AMDGPULowerKernelArguments::runOnFunction(Function &F) {
62 CallingConv::ID CC = F.getCallingConv();
63 if (CC != CallingConv::AMDGPU_KERNEL || F.arg_empty())
64 return false;
65
66 auto &TPC = getAnalysis<TargetPassConfig>();
67
68 const TargetMachine &TM = TPC.getTM<TargetMachine>();
Tom Stellard5bfbae52018-07-11 20:59:01 +000069 const GCNSubtarget &ST = TM.getSubtarget<GCNSubtarget>(F);
Matt Arsenault8c4a3522018-06-26 19:10:00 +000070 LLVMContext &Ctx = F.getParent()->getContext();
71 const DataLayout &DL = F.getParent()->getDataLayout();
72 BasicBlock &EntryBlock = *F.begin();
73 IRBuilder<> Builder(&*EntryBlock.begin());
74
Guillaume Chateletb65fa482019-10-15 12:56:24 +000075 const Align KernArgBaseAlign(16); // FIXME: Increase if necessary
Matt Arsenault8c4a3522018-06-26 19:10:00 +000076 const uint64_t BaseOffset = ST.getExplicitKernelArgOffset(F);
77
Guillaume Chateletb65fa482019-10-15 12:56:24 +000078 Align MaxAlign;
Matt Arsenault8c4a3522018-06-26 19:10:00 +000079 // FIXME: Alignment is broken broken with explicit arg offset.;
Matt Arsenault4bec7d42018-07-20 09:05:08 +000080 const uint64_t TotalKernArgSize = ST.getKernArgSegmentSize(F, MaxAlign);
Matt Arsenault513e0c02018-06-28 10:18:11 +000081 if (TotalKernArgSize == 0)
82 return false;
Matt Arsenault8c4a3522018-06-26 19:10:00 +000083
84 CallInst *KernArgSegment =
Neil Henning57f5d0a2018-10-08 10:32:33 +000085 Builder.CreateIntrinsic(Intrinsic::amdgcn_kernarg_segment_ptr, {}, {},
86 nullptr, F.getName() + ".kernarg.segment");
Matt Arsenault8c4a3522018-06-26 19:10:00 +000087
88 KernArgSegment->addAttribute(AttributeList::ReturnIndex, Attribute::NonNull);
89 KernArgSegment->addAttribute(AttributeList::ReturnIndex,
90 Attribute::getWithDereferenceableBytes(Ctx, TotalKernArgSize));
Matt Arsenault8c4a3522018-06-26 19:10:00 +000091
92 unsigned AS = KernArgSegment->getType()->getPointerAddressSpace();
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +000093 uint64_t ExplicitArgOffset = 0;
94
Matt Arsenault8c4a3522018-06-26 19:10:00 +000095 for (Argument &Arg : F.args()) {
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +000096 Type *ArgTy = Arg.getType();
Guillaume Chateletb65fa482019-10-15 12:56:24 +000097 unsigned ABITypeAlign = DL.getABITypeAlignment(ArgTy);
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +000098 unsigned Size = DL.getTypeSizeInBits(ArgTy);
99 unsigned AllocSize = DL.getTypeAllocSize(ArgTy);
100
Guillaume Chateletb65fa482019-10-15 12:56:24 +0000101 uint64_t EltOffset = alignTo(ExplicitArgOffset, ABITypeAlign) + BaseOffset;
102 ExplicitArgOffset = alignTo(ExplicitArgOffset, ABITypeAlign) + AllocSize;
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000103
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000104 if (Arg.use_empty())
105 continue;
106
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000107 if (PointerType *PT = dyn_cast<PointerType>(ArgTy)) {
108 // FIXME: Hack. We rely on AssertZext to be able to fold DS addressing
109 // modes on SI to know the high bits are 0 so pointer adds don't wrap. We
110 // can't represent this with range metadata because it's only allowed for
111 // integer types.
Matt Arsenaultcdd191d2019-01-28 20:14:49 +0000112 if ((PT->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
113 PT->getAddressSpace() == AMDGPUAS::REGION_ADDRESS) &&
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000114 !ST.hasUsableDSOffset())
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000115 continue;
116
117 // FIXME: We can replace this with equivalent alias.scope/noalias
118 // metadata, but this appears to be a lot of work.
119 if (Arg.hasNoAliasAttr())
120 continue;
121 }
122
123 VectorType *VT = dyn_cast<VectorType>(ArgTy);
124 bool IsV3 = VT && VT->getNumElements() == 3;
Matt Arsenaultb5613ec2018-12-07 22:12:17 +0000125 bool DoShiftOpt = Size < 32 && !ArgTy->isAggregateType();
126
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000127 VectorType *V4Ty = nullptr;
128
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000129 int64_t AlignDownOffset = alignDown(EltOffset, 4);
130 int64_t OffsetDiff = EltOffset - AlignDownOffset;
Guillaume Chateletb65fa482019-10-15 12:56:24 +0000131 Align AdjustedAlign = commonAlignment(
132 KernArgBaseAlign, DoShiftOpt ? AlignDownOffset : EltOffset);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000133
134 Value *ArgPtr;
James Y Knight14359ef2019-02-01 20:44:24 +0000135 Type *AdjustedArgTy;
Matt Arsenaultb5613ec2018-12-07 22:12:17 +0000136 if (DoShiftOpt) { // FIXME: Handle aggregate types
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000137 // Since we don't have sub-dword scalar loads, avoid doing an extload by
138 // loading earlier than the argument address, and extracting the relevant
139 // bits.
140 //
141 // Additionally widen any sub-dword load to i32 even if suitably aligned,
142 // so that CSE between different argument loads works easily.
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000143 ArgPtr = Builder.CreateConstInBoundsGEP1_64(
James Y Knight77160752019-02-01 20:44:47 +0000144 Builder.getInt8Ty(), KernArgSegment, AlignDownOffset,
145 Arg.getName() + ".kernarg.offset.align.down");
James Y Knight14359ef2019-02-01 20:44:24 +0000146 AdjustedArgTy = Builder.getInt32Ty();
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000147 } else {
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000148 ArgPtr = Builder.CreateConstInBoundsGEP1_64(
James Y Knight77160752019-02-01 20:44:47 +0000149 Builder.getInt8Ty(), KernArgSegment, EltOffset,
150 Arg.getName() + ".kernarg.offset");
James Y Knight14359ef2019-02-01 20:44:24 +0000151 AdjustedArgTy = ArgTy;
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000152 }
153
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000154 if (IsV3 && Size >= 32) {
155 V4Ty = VectorType::get(VT->getVectorElementType(), 4);
156 // Use the hack that clang uses to avoid SelectionDAG ruining v3 loads
James Y Knight14359ef2019-02-01 20:44:24 +0000157 AdjustedArgTy = V4Ty;
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000158 }
159
James Y Knight14359ef2019-02-01 20:44:24 +0000160 ArgPtr = Builder.CreateBitCast(ArgPtr, AdjustedArgTy->getPointerTo(AS),
161 ArgPtr->getName() + ".cast");
162 LoadInst *Load =
Guillaume Chateletb65fa482019-10-15 12:56:24 +0000163 Builder.CreateAlignedLoad(AdjustedArgTy, ArgPtr, AdjustedAlign.value());
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000164 Load->setMetadata(LLVMContext::MD_invariant_load, MDNode::get(Ctx, {}));
165
166 MDBuilder MDB(Ctx);
167
168 if (isa<PointerType>(ArgTy)) {
169 if (Arg.hasNonNullAttr())
170 Load->setMetadata(LLVMContext::MD_nonnull, MDNode::get(Ctx, {}));
171
172 uint64_t DerefBytes = Arg.getDereferenceableBytes();
173 if (DerefBytes != 0) {
174 Load->setMetadata(
175 LLVMContext::MD_dereferenceable,
176 MDNode::get(Ctx,
177 MDB.createConstant(
178 ConstantInt::get(Builder.getInt64Ty(), DerefBytes))));
179 }
180
181 uint64_t DerefOrNullBytes = Arg.getDereferenceableOrNullBytes();
182 if (DerefOrNullBytes != 0) {
183 Load->setMetadata(
184 LLVMContext::MD_dereferenceable_or_null,
185 MDNode::get(Ctx,
186 MDB.createConstant(ConstantInt::get(Builder.getInt64Ty(),
187 DerefOrNullBytes))));
188 }
189
190 unsigned ParamAlign = Arg.getParamAlignment();
191 if (ParamAlign != 0) {
192 Load->setMetadata(
193 LLVMContext::MD_align,
194 MDNode::get(Ctx,
195 MDB.createConstant(ConstantInt::get(Builder.getInt64Ty(),
196 ParamAlign))));
197 }
198 }
199
200 // TODO: Convert noalias arg to !noalias
201
Matt Arsenaultb5613ec2018-12-07 22:12:17 +0000202 if (DoShiftOpt) {
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000203 Value *ExtractBits = OffsetDiff == 0 ?
204 Load : Builder.CreateLShr(Load, OffsetDiff * 8);
205
206 IntegerType *ArgIntTy = Builder.getIntNTy(Size);
207 Value *Trunc = Builder.CreateTrunc(ExtractBits, ArgIntTy);
208 Value *NewVal = Builder.CreateBitCast(Trunc, ArgTy,
209 Arg.getName() + ".load");
210 Arg.replaceAllUsesWith(NewVal);
211 } else if (IsV3) {
212 Value *Shuf = Builder.CreateShuffleVector(Load, UndefValue::get(V4Ty),
213 {0, 1, 2},
214 Arg.getName() + ".load");
215 Arg.replaceAllUsesWith(Shuf);
216 } else {
217 Load->setName(Arg.getName() + ".load");
218 Arg.replaceAllUsesWith(Load);
219 }
220 }
221
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000222 KernArgSegment->addAttribute(
Guillaume Chateletb65fa482019-10-15 12:56:24 +0000223 AttributeList::ReturnIndex,
224 Attribute::getWithAlignment(Ctx, std::max(KernArgBaseAlign, MaxAlign)));
Matt Arsenaultf5be3ad2018-06-29 17:31:42 +0000225
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000226 return true;
227}
228
229INITIALIZE_PASS_BEGIN(AMDGPULowerKernelArguments, DEBUG_TYPE,
230 "AMDGPU Lower Kernel Arguments", false, false)
231INITIALIZE_PASS_END(AMDGPULowerKernelArguments, DEBUG_TYPE, "AMDGPU Lower Kernel Arguments",
232 false, false)
233
234char AMDGPULowerKernelArguments::ID = 0;
235
236FunctionPass *llvm::createAMDGPULowerKernelArgumentsPass() {
237 return new AMDGPULowerKernelArguments();
238}