blob: 13ef6fce8875404b4de3da31a082033b2b51fed1 [file] [log] [blame]
Akira Hatanaka96ca1822013-03-13 00:54:29 +00001//===-- MipsSEISelLowering.h - MipsSE DAG Lowering Interface ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Subclass of MipsTargetLowering specialized for mips32/64.
11//
12//===----------------------------------------------------------------------===//
13
Eric Christopherf2042082014-07-03 00:44:31 +000014#ifndef MIPSSEISELLOWERING_H
15#define MIPSSEISELLOWERING_H
Akira Hatanaka96ca1822013-03-13 00:54:29 +000016
17#include "MipsISelLowering.h"
Akira Hatanaka3a34d142013-03-30 01:12:05 +000018#include "MipsRegisterInfo.h"
Akira Hatanaka96ca1822013-03-13 00:54:29 +000019
20namespace llvm {
21 class MipsSETargetLowering : public MipsTargetLowering {
22 public:
23 explicit MipsSETargetLowering(MipsTargetMachine &TM);
24
Daniel Sanders7a289d02013-09-23 12:02:46 +000025 /// \brief Enable MSA support for the given integer type and Register
26 /// class.
Daniel Sandersc65f58a2013-09-11 10:15:48 +000027 void addMSAIntType(MVT::SimpleValueType Ty, const TargetRegisterClass *RC);
Daniel Sanders7a289d02013-09-23 12:02:46 +000028 /// \brief Enable MSA support for the given floating-point type and
29 /// Register class.
Daniel Sandersc65f58a2013-09-11 10:15:48 +000030 void addMSAFloatType(MVT::SimpleValueType Ty,
31 const TargetRegisterClass *RC);
Jack Carterbabdcc82013-08-15 12:24:57 +000032
Craig Toppere73658d2014-04-28 04:05:08 +000033 bool allowsUnalignedMemoryAccesses(EVT VT, unsigned AS = 0,
34 bool *Fast = nullptr) const override;
Akira Hatanaka96ca1822013-03-13 00:54:29 +000035
Craig Topper56c590a2014-04-29 07:58:02 +000036 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Akira Hatanakabe8612f2013-03-30 01:36:35 +000037
Craig Topper56c590a2014-04-29 07:58:02 +000038 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka9efcd762013-03-30 01:42:24 +000039
Craig Topper56c590a2014-04-29 07:58:02 +000040 MachineBasicBlock *
41 EmitInstrWithCustomInserter(MachineInstr *MI,
42 MachineBasicBlock *MBB) const override;
Akira Hatanaka96ca1822013-03-13 00:54:29 +000043
Craig Topper56c590a2014-04-29 07:58:02 +000044 bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
45 EVT VT) const override {
Akira Hatanaka48996b02013-04-13 00:45:02 +000046 return false;
47 }
48
Eric Christopherbf33a3c2014-07-02 23:18:40 +000049 const TargetRegisterClass *getRepRegClassFor(MVT VT) const override;
Akira Hatanaka3a34d142013-03-30 01:12:05 +000050
Akira Hatanaka96ca1822013-03-13 00:54:29 +000051 private:
Craig Topper56c590a2014-04-29 07:58:02 +000052 bool isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
53 unsigned NextStackOffset,
54 const MipsFunctionInfo& FI) const override;
Akira Hatanaka96ca1822013-03-13 00:54:29 +000055
Craig Topper56c590a2014-04-29 07:58:02 +000056 void
Akira Hatanaka96ca1822013-03-13 00:54:29 +000057 getOpndList(SmallVectorImpl<SDValue> &Ops,
58 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
59 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Craig Topper56c590a2014-04-29 07:58:02 +000060 CallLoweringInfo &CLI, SDValue Callee,
61 SDValue Chain) const override;
Akira Hatanaka96ca1822013-03-13 00:54:29 +000062
Akira Hatanaka63791212013-09-07 00:52:30 +000063 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
64 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
65
Akira Hatanakabe8612f2013-03-30 01:36:35 +000066 SDValue lowerMulDiv(SDValue Op, unsigned NewOpc, bool HasLo, bool HasHi,
67 SelectionDAG &DAG) const;
68
Akira Hatanakaa6bbde52013-04-13 02:13:30 +000069 SDValue lowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
70 SDValue lowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanderse6ed5b72013-08-28 12:04:29 +000071 SDValue lowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +000072 SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders7a289d02013-09-23 12:02:46 +000073 SDValue lowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanderse5087042013-09-24 14:02:15 +000074 /// \brief Lower VECTOR_SHUFFLE into one of a number of instructions
75 /// depending on the indices in the shuffle.
76 SDValue lowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa6bbde52013-04-13 02:13:30 +000077
Akira Hatanaka96ca1822013-03-13 00:54:29 +000078 MachineBasicBlock *emitBPOSGE32(MachineInstr *MI,
79 MachineBasicBlock *BB) const;
Daniel Sandersce09d072013-08-28 12:14:50 +000080 MachineBasicBlock *emitMSACBranchPseudo(MachineInstr *MI,
81 MachineBasicBlock *BB,
82 unsigned BranchOp) const;
Daniel Sanders39bb8ba2013-09-27 12:17:32 +000083 /// \brief Emit the COPY_FW pseudo instruction
84 MachineBasicBlock *emitCOPY_FW(MachineInstr *MI,
85 MachineBasicBlock *BB) const;
86 /// \brief Emit the COPY_FD pseudo instruction
87 MachineBasicBlock *emitCOPY_FD(MachineInstr *MI,
88 MachineBasicBlock *BB) const;
Daniel Sandersa5150702013-09-27 12:31:32 +000089 /// \brief Emit the INSERT_FW pseudo instruction
90 MachineBasicBlock *emitINSERT_FW(MachineInstr *MI,
91 MachineBasicBlock *BB) const;
92 /// \brief Emit the INSERT_FD pseudo instruction
93 MachineBasicBlock *emitINSERT_FD(MachineInstr *MI,
94 MachineBasicBlock *BB) const;
Daniel Sanderse296a0f2014-04-30 12:09:32 +000095 /// \brief Emit the INSERT_([BHWD]|F[WD])_VIDX pseudo instruction
96 MachineBasicBlock *emitINSERT_DF_VIDX(MachineInstr *MI,
97 MachineBasicBlock *BB,
98 unsigned EltSizeInBytes,
99 bool IsFP) const;
Daniel Sanders1dfddc72013-10-15 13:14:41 +0000100 /// \brief Emit the FILL_FW pseudo instruction
101 MachineBasicBlock *emitFILL_FW(MachineInstr *MI,
102 MachineBasicBlock *BB) const;
103 /// \brief Emit the FILL_FD pseudo instruction
104 MachineBasicBlock *emitFILL_FD(MachineInstr *MI,
105 MachineBasicBlock *BB) const;
Daniel Sandersa9521602013-10-23 10:36:52 +0000106 /// \brief Emit the FEXP2_W_1 pseudo instructions.
107 MachineBasicBlock *emitFEXP2_W_1(MachineInstr *MI,
108 MachineBasicBlock *BB) const;
109 /// \brief Emit the FEXP2_D_1 pseudo instructions.
110 MachineBasicBlock *emitFEXP2_D_1(MachineInstr *MI,
111 MachineBasicBlock *BB) const;
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000112 };
113}
114
115#endif // MipsSEISELLOWERING_H