blob: c5210d94b34d350962929b6e002272bde2186c86 [file] [log] [blame]
Akira Hatanaka96ca1822013-03-13 00:54:29 +00001//===-- MipsSEISelLowering.h - MipsSE DAG Lowering Interface ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Subclass of MipsTargetLowering specialized for mips32/64.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef MipsSEISELLOWERING_H
15#define MipsSEISELLOWERING_H
16
17#include "MipsISelLowering.h"
Akira Hatanaka3a34d142013-03-30 01:12:05 +000018#include "MipsRegisterInfo.h"
Akira Hatanaka96ca1822013-03-13 00:54:29 +000019
20namespace llvm {
21 class MipsSETargetLowering : public MipsTargetLowering {
22 public:
23 explicit MipsSETargetLowering(MipsTargetMachine &TM);
24
Daniel Sanders7a289d02013-09-23 12:02:46 +000025 /// \brief Enable MSA support for the given integer type and Register
26 /// class.
Daniel Sandersc65f58a2013-09-11 10:15:48 +000027 void addMSAIntType(MVT::SimpleValueType Ty, const TargetRegisterClass *RC);
Daniel Sanders7a289d02013-09-23 12:02:46 +000028 /// \brief Enable MSA support for the given floating-point type and
29 /// Register class.
Daniel Sandersc65f58a2013-09-11 10:15:48 +000030 void addMSAFloatType(MVT::SimpleValueType Ty,
31 const TargetRegisterClass *RC);
Jack Carterbabdcc82013-08-15 12:24:57 +000032
Akira Hatanaka96ca1822013-03-13 00:54:29 +000033 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const;
34
Akira Hatanakabe8612f2013-03-30 01:36:35 +000035 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
36
Akira Hatanaka9efcd762013-03-30 01:42:24 +000037 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
38
Akira Hatanaka96ca1822013-03-13 00:54:29 +000039 virtual MachineBasicBlock *
40 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
41
Akira Hatanaka48996b02013-04-13 00:45:02 +000042 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
43 EVT VT) const {
44 return false;
45 }
46
Akira Hatanaka3a34d142013-03-30 01:12:05 +000047 virtual const TargetRegisterClass *getRepRegClassFor(MVT VT) const {
48 if (VT == MVT::Untyped)
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +000049 return Subtarget->hasDSP() ? &Mips::ACC64DSPRegClass :
50 &Mips::ACC64RegClass;
Akira Hatanaka3a34d142013-03-30 01:12:05 +000051
52 return TargetLowering::getRepRegClassFor(VT);
53 }
54
Akira Hatanaka96ca1822013-03-13 00:54:29 +000055 private:
56 virtual bool
57 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
58 unsigned NextStackOffset,
59 const MipsFunctionInfo& FI) const;
60
61 virtual void
62 getOpndList(SmallVectorImpl<SDValue> &Ops,
63 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
64 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
65 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
66
Akira Hatanaka63791212013-09-07 00:52:30 +000067 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
68 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
69
Akira Hatanakabe8612f2013-03-30 01:36:35 +000070 SDValue lowerMulDiv(SDValue Op, unsigned NewOpc, bool HasLo, bool HasHi,
71 SelectionDAG &DAG) const;
72
Akira Hatanakaa6bbde52013-04-13 02:13:30 +000073 SDValue lowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
74 SDValue lowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanderse6ed5b72013-08-28 12:04:29 +000075 SDValue lowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +000076 SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders7a289d02013-09-23 12:02:46 +000077 SDValue lowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanderse5087042013-09-24 14:02:15 +000078 /// \brief Lower VECTOR_SHUFFLE into one of a number of instructions
79 /// depending on the indices in the shuffle.
80 SDValue lowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa6bbde52013-04-13 02:13:30 +000081
Akira Hatanaka96ca1822013-03-13 00:54:29 +000082 MachineBasicBlock *emitBPOSGE32(MachineInstr *MI,
83 MachineBasicBlock *BB) const;
Daniel Sandersce09d072013-08-28 12:14:50 +000084 MachineBasicBlock *emitMSACBranchPseudo(MachineInstr *MI,
85 MachineBasicBlock *BB,
86 unsigned BranchOp) const;
Daniel Sanders39bb8ba2013-09-27 12:17:32 +000087 /// \brief Emit the COPY_FW pseudo instruction
88 MachineBasicBlock *emitCOPY_FW(MachineInstr *MI,
89 MachineBasicBlock *BB) const;
90 /// \brief Emit the COPY_FD pseudo instruction
91 MachineBasicBlock *emitCOPY_FD(MachineInstr *MI,
92 MachineBasicBlock *BB) const;
Daniel Sandersa5150702013-09-27 12:31:32 +000093 /// \brief Emit the INSERT_FW pseudo instruction
94 MachineBasicBlock *emitINSERT_FW(MachineInstr *MI,
95 MachineBasicBlock *BB) const;
96 /// \brief Emit the INSERT_FD pseudo instruction
97 MachineBasicBlock *emitINSERT_FD(MachineInstr *MI,
98 MachineBasicBlock *BB) const;
Daniel Sanders1dfddc72013-10-15 13:14:41 +000099 /// \brief Emit the FILL_FW pseudo instruction
100 MachineBasicBlock *emitFILL_FW(MachineInstr *MI,
101 MachineBasicBlock *BB) const;
102 /// \brief Emit the FILL_FD pseudo instruction
103 MachineBasicBlock *emitFILL_FD(MachineInstr *MI,
104 MachineBasicBlock *BB) const;
Daniel Sandersa9521602013-10-23 10:36:52 +0000105 /// \brief Emit the FEXP2_W_1 pseudo instructions.
106 MachineBasicBlock *emitFEXP2_W_1(MachineInstr *MI,
107 MachineBasicBlock *BB) const;
108 /// \brief Emit the FEXP2_D_1 pseudo instructions.
109 MachineBasicBlock *emitFEXP2_D_1(MachineInstr *MI,
110 MachineBasicBlock *BB) const;
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000111 };
112}
113
114#endif // MipsSEISELLOWERING_H