blob: 0c843213ea16c356ff41db2face734ab8059919e [file] [log] [blame]
Sanjay Patel898fbd72018-06-07 14:11:18 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc -mtriple=x86_64-unknown-unknown < %s | FileCheck %s
3
4; FIXME:
5; Verify that backwards propagation of a mask does not affect
6; nodes with multiple result values. In both tests, the stored
7; 32-bit value should be masked to an 8-bit number (and 255).
8
9@b = local_unnamed_addr global i32 918, align 4
10@d = local_unnamed_addr global i32 8089, align 4
11@c = common local_unnamed_addr global i32 0, align 4
12@a = common local_unnamed_addr global i32 0, align 4
13
14define void @PR37667() {
15; CHECK-LABEL: PR37667:
16; CHECK: # %bb.0:
17; CHECK-NEXT: movzbl {{.*}}(%rip), %ecx
18; CHECK-NEXT: movl {{.*}}(%rip), %eax
19; CHECK-NEXT: xorl %edx, %edx
20; CHECK-NEXT: divl {{.*}}(%rip)
21; CHECK-NEXT: orl %ecx, %edx
22; CHECK-NEXT: movl %edx, {{.*}}(%rip)
23; CHECK-NEXT: retq
24 %t0 = load i32, i32* @c, align 4
25 %t1 = load i32, i32* @b, align 4
26 %t2 = load i32, i32* @d, align 4
27 %rem = urem i32 %t1, %t2
28 %or = or i32 %rem, %t0
29 %conv1 = and i32 %or, 255
30 store i32 %conv1, i32* @a, align 4
31 ret void
32}
33
34define void @PR37060() {
35; CHECK-LABEL: PR37060:
36; CHECK: # %bb.0:
37; CHECK-NEXT: movl $-1, %eax
38; CHECK-NEXT: cltd
39; CHECK-NEXT: idivl {{.*}}(%rip)
40; CHECK-NEXT: movzbl {{.*}}(%rip), %eax
41; CHECK-NEXT: xorl %edx, %eax
42; CHECK-NEXT: movl %eax, {{.*}}(%rip)
43; CHECK-NEXT: retq
44 %t0 = load i32, i32* @c, align 4
45 %rem = srem i32 -1, %t0
46 %t2 = load i32, i32* @b, align 4
47 %xor = xor i32 %t2, %rem
48 %conv3 = and i32 %xor, 255
49 store i32 %conv3, i32* @a, align 4
50 ret void
51}
52