blob: 9da2479853b61bd1b21c12e688ac566719c25a44 [file] [log] [blame]
Matt Arsenault8728c5f2017-08-07 14:58:04 +00001; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=kaveri -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=CI %s
Matt Arsenaultc79dc702016-11-15 02:25:28 +00002; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI %s
Matt Arsenaulteb522e62017-02-27 22:15:25 +00003; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=gfx901 -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GFX9 %s
Matt Arsenaultc79dc702016-11-15 02:25:28 +00004
5; DAGCombiner will transform:
6; (fabs (f16 bitcast (i16 a))) => (f16 bitcast (and (i16 a), 0x7FFFFFFF))
7; unless isFabsFree returns true
8
Matt Arsenaulteb522e62017-02-27 22:15:25 +00009; GCN-LABEL: {{^}}s_fabs_free_f16:
Matt Arsenaultc79dc702016-11-15 02:25:28 +000010; GCN: flat_load_ushort [[VAL:v[0-9]+]],
11; GCN: v_and_b32_e32 [[RESULT:v[0-9]+]], 0x7fff, [[VAL]]
Matt Arsenault4e309b02017-07-29 01:03:53 +000012; GCN: {{flat|global}}_store_short v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000013
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000014define amdgpu_kernel void @s_fabs_free_f16(half addrspace(1)* %out, i16 %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000015 %bc= bitcast i16 %in to half
16 %fabs = call half @llvm.fabs.f16(half %bc)
17 store half %fabs, half addrspace(1)* %out
18 ret void
19}
20
Matt Arsenaulteb522e62017-02-27 22:15:25 +000021; GCN-LABEL: {{^}}s_fabs_f16:
Matt Arsenaultc79dc702016-11-15 02:25:28 +000022; CI: flat_load_ushort [[VAL:v[0-9]+]],
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000023; CI: v_and_b32_e32 [[CVT0:v[0-9]+]], 0x7fff, [[VAL]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000024; CI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000025define amdgpu_kernel void @s_fabs_f16(half addrspace(1)* %out, half %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000026 %fabs = call half @llvm.fabs.f16(half %in)
27 store half %fabs, half addrspace(1)* %out
28 ret void
29}
30
31; FIXME: Should be able to use single and
Matt Arsenaulteb522e62017-02-27 22:15:25 +000032; GCN-LABEL: {{^}}s_fabs_v2f16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000033; CI: s_movk_i32 [[MASK:s[0-9]+]], 0x7fff
Matt Arsenaulteb522e62017-02-27 22:15:25 +000034; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
35; CI: v_lshlrev_b32_e32 v{{[0-9]+}}, 16,
36; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
37; CI: v_or_b32_e32
Matt Arsenaultc79dc702016-11-15 02:25:28 +000038
Ivan Krasind4f70c72017-04-05 19:58:12 +000039; VI: flat_load_ushort [[HI:v[0-9]+]]
Sam Kolton9fa16962017-04-06 15:03:28 +000040; VI: flat_load_ushort [[LO:v[0-9]+]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000041; VI: v_mov_b32_e32 [[MASK:v[0-9]+]], 0x7fff{{$}}
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000042; VI-DAG: v_and_b32_e32 [[FABS_LO:v[0-9]+]], [[HI]], [[MASK]]
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +000043; VI-DAG: v_and_b32_sdwa [[FABS_HI:v[0-9]+]], [[LO]], [[MASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000044; VI-DAG: v_or_b32_e32 v{{[0-9]+}}, [[FABS_LO]], [[FABS_HI]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000045; VI: flat_store_dword
Matt Arsenaulteb522e62017-02-27 22:15:25 +000046
47; GFX9: s_load_dword [[VAL:s[0-9]+]]
48; GFX9: s_and_b32 s{{[0-9]+}}, [[VAL]], 0x7fff7fff
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000049define amdgpu_kernel void @s_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000050 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
51 store <2 x half> %fabs, <2 x half> addrspace(1)* %out
52 ret void
53}
54
Matt Arsenaulteb522e62017-02-27 22:15:25 +000055; GCN-LABEL: {{^}}s_fabs_v4f16:
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000056; CI: s_movk_i32 [[MASK:s[0-9]+]], 0x7fff
Matt Arsenaulteb522e62017-02-27 22:15:25 +000057; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
58; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
59; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
60; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000061
62; VI: v_mov_b32_e32 [[MASK:v[0-9]+]], 0x7fff{{$}}
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +000063; VI-DAG: v_and_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
64; VI-DAG: v_and_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]] dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:DWORD src1_sel:DWORD
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000065; VI-DAG: v_and_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]]
66; VI-DAG: v_and_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, [[MASK]]
Sam Kolton9fa16962017-04-06 15:03:28 +000067; VI-DAG: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
68; VI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
Matt Arsenaultc79dc702016-11-15 02:25:28 +000069
Matt Arsenault4e309b02017-07-29 01:03:53 +000070; GCN: {{flat|global}}_store_dwordx2
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000071define amdgpu_kernel void @s_fabs_v4f16(<4 x half> addrspace(1)* %out, <4 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000072 %fabs = call <4 x half> @llvm.fabs.v4f16(<4 x half> %in)
73 store <4 x half> %fabs, <4 x half> addrspace(1)* %out
74 ret void
75}
76
77; GCN-LABEL: {{^}}fabs_fold_f16:
78; GCN: flat_load_ushort [[IN0:v[0-9]+]]
79; GCN: flat_load_ushort [[IN1:v[0-9]+]]
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000080
Matt Arsenaultc79dc702016-11-15 02:25:28 +000081; CI-DAG: v_cvt_f32_f16_e32 [[CVT0:v[0-9]+]], [[IN0]]
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000082; CI-DAG: v_cvt_f32_f16_e64 [[ABS_CVT1:v[0-9]+]], |[[IN1]]|
Matt Arsenault6c29c5a2017-07-10 19:53:57 +000083; CI: v_mul_f32_e32 [[RESULT:v[0-9]+]], [[ABS_CVT1]], [[CVT0]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000084; CI: v_cvt_f16_f32_e32 [[CVTRESULT:v[0-9]+]], [[RESULT]]
85; CI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[CVTRESULT]]
86
87; VI-NOT: and
88; VI: v_mul_f16_e64 [[RESULT:v[0-9]+]], |[[IN1]]|, [[IN0]]
89; VI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000090define amdgpu_kernel void @fabs_fold_f16(half addrspace(1)* %out, half %in0, half %in1) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000091 %fabs = call half @llvm.fabs.f16(half %in0)
92 %fmul = fmul half %fabs, %in1
93 store half %fmul, half addrspace(1)* %out
94 ret void
95}
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097; GCN-LABEL: {{^}}v_fabs_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000098; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +000099; GCN: v_and_b32_e32 v{{[0-9]+}}, 0x7fff7fff, [[VAL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000100define amdgpu_kernel void @v_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000101 %tid = call i32 @llvm.amdgcn.workitem.id.x()
102 %gep.in = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
103 %gep.out = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
104 %val = load <2 x half>, <2 x half> addrspace(1)* %gep.in, align 2
105 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
106 store <2 x half> %fabs, <2 x half> addrspace(1)* %gep.out
107 ret void
108}
109
110; GCN-LABEL: {{^}}fabs_free_v2f16:
111; GCN: s_load_dword [[VAL:s[0-9]+]]
112; GCN: s_and_b32 s{{[0-9]+}}, [[VAL]], 0x7fff7fff
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000113define amdgpu_kernel void @fabs_free_v2f16(<2 x half> addrspace(1)* %out, i32 %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000114 %bc = bitcast i32 %in to <2 x half>
115 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %bc)
116 store <2 x half> %fabs, <2 x half> addrspace(1)* %out
117 ret void
118}
119
120; GCN-LABEL: {{^}}v_fabs_fold_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000121; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000122
123; CI: v_cvt_f32_f16_e32
124; CI: v_cvt_f32_f16_e32
125; CI: v_mul_f32_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}}
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000126; CI: v_cvt_f16_f32
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000127; CI: v_mul_f32_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}}
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000128; CI: v_cvt_f16_f32
129
130; VI: v_lshrrev_b32_e32 v{{[0-9]+}}, 16,
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000131; VI: v_mul_f16_sdwa v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:DWORD
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000132; VI: v_mul_f16_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}}
133
134; GFX9: v_and_b32_e32 [[FABS:v[0-9]+]], 0x7fff7fff, [[VAL]]
135; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[FABS]], v{{[0-9]+$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000136define amdgpu_kernel void @v_fabs_fold_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Alexander Timofeev982aee62017-07-04 17:32:00 +0000137 %tid = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000138 %gep = getelementptr <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
Alexander Timofeev982aee62017-07-04 17:32:00 +0000139 %val = load <2 x half>, <2 x half> addrspace(1)* %gep
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000140 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
141 %fmul = fmul <2 x half> %fabs, %val
142 store <2 x half> %fmul, <2 x half> addrspace(1)* %out
143 ret void
144}
145
146declare half @llvm.fabs.f16(half) #1
147declare <2 x half> @llvm.fabs.v2f16(<2 x half>) #1
148declare <4 x half> @llvm.fabs.v4f16(<4 x half>) #1
149declare i32 @llvm.amdgcn.workitem.id.x() #1
150
151attributes #0 = { nounwind }
152attributes #1 = { nounwind readnone }