blob: 1c546ba9f74ba5c2a0cde55f8a3af8430cb792fc [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
2
3; Test using an integer literal constant.
4; Generated ASM should be:
Tom Stellard1e803092013-07-23 01:48:18 +00005; ADD_INT KC0[2].Z literal.x, 5
Tom Stellard75aadc22012-12-11 21:25:42 +00006; or
Tom Stellard1e803092013-07-23 01:48:18 +00007; ADD_INT literal.x KC0[2].Z, 5
Tom Stellard75aadc22012-12-11 21:25:42 +00008
Tom Stellard79243d92014-10-01 17:15:17 +00009; CHECK: {{^}}i32_literal:
Matthias Braun97d0ffb2015-12-04 01:51:19 +000010; CHECK: LSHR
11; CHECK-NEXT: ADD_INT * {{\** *}}T{{[0-9]\.[XYZW]}}, KC0[2].Z, literal.y
Vincent Lejeunef97af792013-05-02 21:52:30 +000012; CHECK-NEXT: 5
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000013define amdgpu_kernel void @i32_literal(i32 addrspace(1)* %out, i32 %in) {
Tom Stellard75aadc22012-12-11 21:25:42 +000014entry:
15 %0 = add i32 5, %in
16 store i32 %0, i32 addrspace(1)* %out
17 ret void
18}
19
20; Test using a float literal constant.
21; Generated ASM should be:
Tom Stellard1e803092013-07-23 01:48:18 +000022; ADD KC0[2].Z literal.x, 5.0
Tom Stellard75aadc22012-12-11 21:25:42 +000023; or
Tom Stellard1e803092013-07-23 01:48:18 +000024; ADD literal.x KC0[2].Z, 5.0
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Tom Stellard79243d92014-10-01 17:15:17 +000026; CHECK: {{^}}float_literal:
Matthias Braun97d0ffb2015-12-04 01:51:19 +000027; CHECK: LSHR
28; CHECK-NEXT: ADD * {{\** *}}T{{[0-9]\.[XYZW]}}, KC0[2].Z, literal.y
Vincent Lejeunef97af792013-05-02 21:52:30 +000029; CHECK-NEXT: 1084227584(5.0
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @float_literal(float addrspace(1)* %out, float %in) {
Tom Stellard75aadc22012-12-11 21:25:42 +000031entry:
32 %0 = fadd float 5.0, %in
33 store float %0, float addrspace(1)* %out
34 ret void
35}
Tom Stellard16da74c2013-08-16 01:11:55 +000036
37; Make sure inline literals are folded into REG_SEQUENCE instructions.
Tom Stellard79243d92014-10-01 17:15:17 +000038; CHECK: {{^}}inline_literal_reg_sequence:
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000039; CHECK: MOV {{\** *}}T[[GPR:[0-9]]].X, 0.0
40; CHECK-NEXT: MOV {{\** *}}T[[GPR]].Y, 0.0
41; CHECK-NEXT: MOV {{\** *}}T[[GPR]].Z, 0.0
42; CHECK-NEXT: MOV {{\** *}}T[[GPR]].W, 0.0
Tom Stellard16da74c2013-08-16 01:11:55 +000043
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000044define amdgpu_kernel void @inline_literal_reg_sequence(<4 x i32> addrspace(1)* %out) {
Tom Stellard16da74c2013-08-16 01:11:55 +000045entry:
46 store <4 x i32> <i32 0, i32 0, i32 0, i32 0>, <4 x i32> addrspace(1)* %out
47 ret void
48}
Vincent Lejeune9a248e52013-09-12 23:44:53 +000049
Tom Stellard79243d92014-10-01 17:15:17 +000050; CHECK: {{^}}inline_literal_dot4:
Vincent Lejeune9a248e52013-09-12 23:44:53 +000051; CHECK: DOT4 T[[GPR:[0-9]]].X, 1.0
52; CHECK-NEXT: DOT4 T[[GPR]].Y (MASKED), 1.0
53; CHECK-NEXT: DOT4 T[[GPR]].Z (MASKED), 1.0
54; CHECK-NEXT: DOT4 * T[[GPR]].W (MASKED), 1.0
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000055define amdgpu_kernel void @inline_literal_dot4(float addrspace(1)* %out) {
Vincent Lejeune9a248e52013-09-12 23:44:53 +000056entry:
Matt Arsenaultca7f5702016-07-14 05:47:17 +000057 %0 = call float @llvm.r600.dot4(<4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>)
Vincent Lejeune9a248e52013-09-12 23:44:53 +000058 store float %0, float addrspace(1)* %out
59 ret void
60}
61
Matt Arsenaultca7f5702016-07-14 05:47:17 +000062declare float @llvm.r600.dot4(<4 x float>, <4 x float>) #1
Vincent Lejeune9a248e52013-09-12 23:44:53 +000063
64attributes #1 = { readnone }