blob: f2833c736aa94127b9e9d5f6feb235baf039d684 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeydcb2b832006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Cheng739a6a42006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov915e6172007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer71b79e32007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Jim Laskeyc56315c2007-01-26 21:22:28 +000029#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman4ca2ea52006-04-22 18:53:45 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000034#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000035#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerd4382f02005-09-13 19:30:54 +000037#include "llvm/Target/MRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetFrameInfo.h"
40#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000043#include "llvm/Target/TargetOptions.h"
Chris Lattner43535a12005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen83c22e02006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattner975f5c92005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +000057#else
Chris Lattneref598052006-04-02 03:07:27 +000058static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattnere05a4612005-01-12 03:41:21 +000059#endif
60
Jim Laskey29e635d2006-08-02 12:30:23 +000061//===---------------------------------------------------------------------===//
62///
63/// RegisterScheduler class - Track the registration of instruction schedulers.
64///
65//===---------------------------------------------------------------------===//
66MachinePassRegistry RegisterScheduler::Registry;
67
68//===---------------------------------------------------------------------===//
69///
70/// ISHeuristic command line option for instruction schedulers.
71///
72//===---------------------------------------------------------------------===//
Evan Chengc1e1d972006-01-23 07:01:07 +000073namespace {
Jim Laskey29e635d2006-08-02 12:30:23 +000074 cl::opt<RegisterScheduler::FunctionPassCtor, false,
75 RegisterPassParser<RegisterScheduler> >
Jim Laskey95eda5b2006-08-01 14:21:23 +000076 ISHeuristic("sched",
Chris Lattner524c1a22006-08-03 00:18:59 +000077 cl::init(&createDefaultScheduler),
Jim Laskey95eda5b2006-08-01 14:21:23 +000078 cl::desc("Instruction schedulers available:"));
79
Jim Laskey03593f72006-08-01 18:29:48 +000080 static RegisterScheduler
Jim Laskey17c67ef2006-08-01 19:14:14 +000081 defaultListDAGScheduler("default", " Best scheduler for the target",
82 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +000083} // namespace
84
Chris Lattner6f87d182006-02-22 22:37:12 +000085namespace {
86 /// RegsForValue - This struct represents the physical registers that a
87 /// particular value is assigned and the type information about the value.
88 /// This is needed because values can be promoted into larger registers and
89 /// expanded into multiple smaller registers than the value.
Chris Lattner996795b2006-06-28 23:17:24 +000090 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner6f87d182006-02-22 22:37:12 +000091 /// Regs - This list hold the register (for legal and promoted values)
92 /// or register set (for expanded values) that the value should be assigned
93 /// to.
94 std::vector<unsigned> Regs;
95
96 /// RegVT - The value type of each register.
97 ///
98 MVT::ValueType RegVT;
99
100 /// ValueVT - The value type of the LLVM value, which may be promoted from
101 /// RegVT or made from merging the two expanded parts.
102 MVT::ValueType ValueVT;
103
104 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
105
106 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
107 : RegVT(regvt), ValueVT(valuevt) {
108 Regs.push_back(Reg);
109 }
110 RegsForValue(const std::vector<unsigned> &regs,
111 MVT::ValueType regvt, MVT::ValueType valuevt)
112 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
113 }
114
115 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
116 /// this value and returns the result as a ValueVT value. This uses
117 /// Chain/Flag as the input and updates them for the output Chain/Flag.
118 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000119 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000120
121 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
122 /// specified value into the registers specified by this object. This uses
123 /// Chain/Flag as the input and updates them for the output Chain/Flag.
124 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +0000125 SDOperand &Chain, SDOperand &Flag,
126 MVT::ValueType PtrVT) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000127
128 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
129 /// operand list. This adds the code marker and includes the number of
130 /// values added into it.
131 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000132 std::vector<SDOperand> &Ops) const;
Chris Lattner6f87d182006-02-22 22:37:12 +0000133 };
134}
Evan Chengc1e1d972006-01-23 07:01:07 +0000135
Chris Lattner7a60d912005-01-07 07:47:53 +0000136namespace llvm {
137 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000138 /// createDefaultScheduler - This creates an instruction scheduler appropriate
139 /// for the target.
140 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
141 SelectionDAG *DAG,
142 MachineBasicBlock *BB) {
143 TargetLowering &TLI = IS->getTargetLowering();
144
145 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
146 return createTDListDAGScheduler(IS, DAG, BB);
147 } else {
148 assert(TLI.getSchedulingPreference() ==
149 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
150 return createBURRListDAGScheduler(IS, DAG, BB);
151 }
152 }
153
154
155 //===--------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000156 /// FunctionLoweringInfo - This contains information that is global to a
157 /// function that is used when lowering a region of the function.
Chris Lattnerd0061952005-01-08 19:52:31 +0000158 class FunctionLoweringInfo {
159 public:
Chris Lattner7a60d912005-01-07 07:47:53 +0000160 TargetLowering &TLI;
161 Function &Fn;
162 MachineFunction &MF;
163 SSARegMap *RegMap;
164
165 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
166
167 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
168 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
169
170 /// ValueMap - Since we emit code for the function a basic block at a time,
171 /// we must remember which virtual registers hold the values for
172 /// cross-basic-block values.
Chris Lattner289aa442007-02-04 01:35:11 +0000173 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000174
175 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
176 /// the entry block. This allows the allocas to be efficiently referenced
177 /// anywhere in the function.
178 std::map<const AllocaInst*, int> StaticAllocaMap;
179
180 unsigned MakeReg(MVT::ValueType VT) {
181 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
182 }
Chris Lattnered0110b2006-10-27 21:36:01 +0000183
184 /// isExportedInst - Return true if the specified value is an instruction
185 /// exported from its block.
186 bool isExportedInst(const Value *V) {
187 return ValueMap.count(V);
188 }
Misha Brukman835702a2005-04-21 22:36:52 +0000189
Chris Lattner49409cb2006-03-16 19:51:18 +0000190 unsigned CreateRegForValue(const Value *V);
191
Chris Lattner7a60d912005-01-07 07:47:53 +0000192 unsigned InitializeRegForValue(const Value *V) {
193 unsigned &R = ValueMap[V];
194 assert(R == 0 && "Already initialized this value register!");
195 return R = CreateRegForValue(V);
196 }
197 };
198}
199
200/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemaned728c12006-03-27 01:32:24 +0000201/// PHI nodes or outside of the basic block that defines it, or used by a
202/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner7a60d912005-01-07 07:47:53 +0000203static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
204 if (isa<PHINode>(I)) return true;
205 BasicBlock *BB = I->getParent();
206 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000207 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattnered0110b2006-10-27 21:36:01 +0000208 // FIXME: Remove switchinst special case.
Nate Begemaned728c12006-03-27 01:32:24 +0000209 isa<SwitchInst>(*UI))
Chris Lattner7a60d912005-01-07 07:47:53 +0000210 return true;
211 return false;
212}
213
Chris Lattner6871b232005-10-30 19:42:35 +0000214/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemaned728c12006-03-27 01:32:24 +0000215/// entry block, return true. This includes arguments used by switches, since
216/// the switch may expand into multiple basic blocks.
Chris Lattner6871b232005-10-30 19:42:35 +0000217static bool isOnlyUsedInEntryBlock(Argument *A) {
218 BasicBlock *Entry = A->getParent()->begin();
219 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000220 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattner6871b232005-10-30 19:42:35 +0000221 return false; // Use not in entry block.
222 return true;
223}
224
Chris Lattner7a60d912005-01-07 07:47:53 +0000225FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000226 Function &fn, MachineFunction &mf)
Chris Lattner7a60d912005-01-07 07:47:53 +0000227 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
228
Chris Lattner6871b232005-10-30 19:42:35 +0000229 // Create a vreg for each argument register that is not dead and is used
230 // outside of the entry block for the function.
231 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
232 AI != E; ++AI)
233 if (!isOnlyUsedInEntryBlock(AI))
234 InitializeRegForValue(AI);
235
Chris Lattner7a60d912005-01-07 07:47:53 +0000236 // Initialize the mapping of values to registers. This is only set up for
237 // instruction values that are used outside of the block that defines
238 // them.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000239 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner7a60d912005-01-07 07:47:53 +0000240 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
241 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencere0fc4df2006-10-20 07:07:24 +0000242 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000243 const Type *Ty = AI->getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +0000244 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begeman3ee3e692005-11-06 09:00:38 +0000245 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +0000246 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +0000247 AI->getAlignment());
Chris Lattnercbefe722005-05-13 23:14:17 +0000248
Reid Spencere0fc4df2006-10-20 07:07:24 +0000249 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattner0a71a9a2005-10-18 22:14:06 +0000250 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner7a60d912005-01-07 07:47:53 +0000251 StaticAllocaMap[AI] =
Chris Lattnerd0061952005-01-08 19:52:31 +0000252 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner7a60d912005-01-07 07:47:53 +0000253 }
254
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000255 for (; BB != EB; ++BB)
256 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +0000257 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
258 if (!isa<AllocaInst>(I) ||
259 !StaticAllocaMap.count(cast<AllocaInst>(I)))
260 InitializeRegForValue(I);
261
262 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
263 // also creates the initial PHI MachineInstrs, though none of the input
264 // operands are populated.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000265 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000266 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
267 MBBMap[BB] = MBB;
268 MF.getBasicBlockList().push_back(MBB);
269
270 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
271 // appropriate.
272 PHINode *PN;
Chris Lattner84a03502006-10-27 23:50:33 +0000273 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
274 if (PN->use_empty()) continue;
275
276 MVT::ValueType VT = TLI.getValueType(PN->getType());
277 unsigned NumElements;
278 if (VT != MVT::Vector)
279 NumElements = TLI.getNumElements(VT);
280 else {
281 MVT::ValueType VT1,VT2;
282 NumElements =
Reid Spencerd84d35b2007-02-15 02:26:10 +0000283 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner84a03502006-10-27 23:50:33 +0000284 VT1, VT2);
Chris Lattner8ea875f2005-01-07 21:34:19 +0000285 }
Chris Lattner84a03502006-10-27 23:50:33 +0000286 unsigned PHIReg = ValueMap[PN];
287 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Cheng20350c42006-11-27 23:37:22 +0000288 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Chris Lattner84a03502006-10-27 23:50:33 +0000289 for (unsigned i = 0; i != NumElements; ++i)
Evan Cheng20350c42006-11-27 23:37:22 +0000290 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner84a03502006-10-27 23:50:33 +0000291 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000292 }
293}
294
Chris Lattner49409cb2006-03-16 19:51:18 +0000295/// CreateRegForValue - Allocate the appropriate number of virtual registers of
296/// the correctly promoted or expanded types. Assign these registers
297/// consecutive vreg numbers and return the first assigned number.
298unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
299 MVT::ValueType VT = TLI.getValueType(V->getType());
300
301 // The number of multiples of registers that we need, to, e.g., split up
302 // a <2 x int64> -> 4 x i32 registers.
303 unsigned NumVectorRegs = 1;
304
Reid Spencer09575ba2007-02-15 03:39:18 +0000305 // If this is a vector type, figure out what type it will decompose into
Chris Lattner49409cb2006-03-16 19:51:18 +0000306 // and how many of the elements it will use.
307 if (VT == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000308 const VectorType *PTy = cast<VectorType>(V->getType());
Chris Lattner49409cb2006-03-16 19:51:18 +0000309 unsigned NumElts = PTy->getNumElements();
310 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
311
312 // Divide the input until we get to a supported size. This will always
313 // end with a scalar if the target doesn't support vectors.
314 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
315 NumElts >>= 1;
316 NumVectorRegs <<= 1;
317 }
Chris Lattner7ececaa2006-03-16 23:05:19 +0000318 if (NumElts == 1)
319 VT = EltTy;
320 else
321 VT = getVectorType(EltTy, NumElts);
Chris Lattner49409cb2006-03-16 19:51:18 +0000322 }
323
324 // The common case is that we will only create one register for this
325 // value. If we have that case, create and return the virtual register.
326 unsigned NV = TLI.getNumElements(VT);
327 if (NV == 1) {
328 // If we are promoting this value, pick the next largest supported type.
329 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
330 unsigned Reg = MakeReg(PromotedType);
331 // If this is a vector of supported or promoted types (e.g. 4 x i16),
332 // create all of the registers.
333 for (unsigned i = 1; i != NumVectorRegs; ++i)
334 MakeReg(PromotedType);
335 return Reg;
336 }
337
338 // If this value is represented with multiple target registers, make sure
339 // to create enough consecutive registers of the right (smaller) type.
Evan Cheng22cf8992006-12-13 20:57:08 +0000340 VT = TLI.getTypeToExpandTo(VT);
341 unsigned R = MakeReg(VT);
Chris Lattner49409cb2006-03-16 19:51:18 +0000342 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
Evan Cheng22cf8992006-12-13 20:57:08 +0000343 MakeReg(VT);
Chris Lattner49409cb2006-03-16 19:51:18 +0000344 return R;
345}
Chris Lattner7a60d912005-01-07 07:47:53 +0000346
347//===----------------------------------------------------------------------===//
348/// SelectionDAGLowering - This is the common target-independent lowering
349/// implementation that is parameterized by a TargetLowering object.
350/// Also, targets can overload any lowering method.
351///
352namespace llvm {
353class SelectionDAGLowering {
354 MachineBasicBlock *CurMBB;
355
Chris Lattner79084302007-02-04 01:31:47 +0000356 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner7a60d912005-01-07 07:47:53 +0000357
Chris Lattner4d9651c2005-01-17 22:19:26 +0000358 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
359 /// them up and then emit token factor nodes when possible. This allows us to
360 /// get simple disambiguation between loads without worrying about alias
361 /// analysis.
362 std::vector<SDOperand> PendingLoads;
363
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000364 /// Case - A struct to record the Value for a switch case, and the
365 /// case's target basic block.
366 struct Case {
367 Constant* Low;
368 Constant* High;
369 MachineBasicBlock* BB;
370
371 Case() : Low(0), High(0), BB(0) { }
372 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
373 Low(low), High(high), BB(bb) { }
374 uint64_t size() const {
375 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
376 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
377 return (rHigh - rLow + 1ULL);
378 }
379 };
380
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000381 struct CaseBits {
382 uint64_t Mask;
383 MachineBasicBlock* BB;
384 unsigned Bits;
385
386 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
387 Mask(mask), BB(bb), Bits(bits) { }
388 };
389
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000390 typedef std::vector<Case> CaseVector;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000391 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000392 typedef CaseVector::iterator CaseItr;
393 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemaned728c12006-03-27 01:32:24 +0000394
395 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
396 /// of conditional branches.
397 struct CaseRec {
398 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
399 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
400
401 /// CaseBB - The MBB in which to emit the compare and branch
402 MachineBasicBlock *CaseBB;
403 /// LT, GE - If nonzero, we know the current case value must be less-than or
404 /// greater-than-or-equal-to these Constants.
405 Constant *LT;
406 Constant *GE;
407 /// Range - A pair of iterators representing the range of case values to be
408 /// processed at this point in the binary search tree.
409 CaseRange Range;
410 };
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000411
412 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000413
414 /// The comparison function for sorting the switch case values in the vector.
415 /// WARNING: Case ranges should be disjoint!
Nate Begemaned728c12006-03-27 01:32:24 +0000416 struct CaseCmp {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000417 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000418 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
419 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
420 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
421 return CI1->getValue().slt(CI2->getValue());
Nate Begemaned728c12006-03-27 01:32:24 +0000422 }
423 };
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000424
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000425 struct CaseBitsCmp {
426 bool operator () (const CaseBits& C1, const CaseBits& C2) {
427 return C1.Bits > C2.Bits;
428 }
429 };
430
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000431 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemaned728c12006-03-27 01:32:24 +0000432
Chris Lattner7a60d912005-01-07 07:47:53 +0000433public:
434 // TLI - This is information that describes the available target features we
435 // need for lowering. This indicates when operations are unavailable,
436 // implemented with a libcall, etc.
437 TargetLowering &TLI;
438 SelectionDAG &DAG;
Owen Anderson20a631f2006-05-03 01:29:57 +0000439 const TargetData *TD;
Chris Lattner7a60d912005-01-07 07:47:53 +0000440
Nate Begemaned728c12006-03-27 01:32:24 +0000441 /// SwitchCases - Vector of CaseBlock structures used to communicate
442 /// SwitchInst code generation information.
443 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +0000444 /// JTCases - Vector of JumpTable structures used to communicate
445 /// SwitchInst code generation information.
446 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000447 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemaned728c12006-03-27 01:32:24 +0000448
Chris Lattner7a60d912005-01-07 07:47:53 +0000449 /// FuncInfo - Information about the function as a whole.
450 ///
451 FunctionLoweringInfo &FuncInfo;
452
453 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000454 FunctionLoweringInfo &funcinfo)
Chris Lattner7a60d912005-01-07 07:47:53 +0000455 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Anton Korobeynikov70378262007-03-25 15:07:15 +0000456 FuncInfo(funcinfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000457 }
458
Chris Lattner4108bb02005-01-17 19:43:36 +0000459 /// getRoot - Return the current virtual root of the Selection DAG.
460 ///
461 SDOperand getRoot() {
Chris Lattner4d9651c2005-01-17 22:19:26 +0000462 if (PendingLoads.empty())
463 return DAG.getRoot();
Misha Brukman835702a2005-04-21 22:36:52 +0000464
Chris Lattner4d9651c2005-01-17 22:19:26 +0000465 if (PendingLoads.size() == 1) {
466 SDOperand Root = PendingLoads[0];
467 DAG.setRoot(Root);
468 PendingLoads.clear();
469 return Root;
470 }
471
472 // Otherwise, we have to make a token factor node.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000473 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
474 &PendingLoads[0], PendingLoads.size());
Chris Lattner4d9651c2005-01-17 22:19:26 +0000475 PendingLoads.clear();
476 DAG.setRoot(Root);
477 return Root;
Chris Lattner4108bb02005-01-17 19:43:36 +0000478 }
479
Chris Lattnered0110b2006-10-27 21:36:01 +0000480 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
481
Chris Lattner7a60d912005-01-07 07:47:53 +0000482 void visit(Instruction &I) { visit(I.getOpcode(), I); }
483
484 void visit(unsigned Opcode, User &I) {
Chris Lattnerd5e604d2006-11-10 04:41:34 +0000485 // Note: this doesn't use InstVisitor, because it has to work with
486 // ConstantExpr's in addition to instructions.
Chris Lattner7a60d912005-01-07 07:47:53 +0000487 switch (Opcode) {
488 default: assert(0 && "Unknown instruction type encountered!");
489 abort();
490 // Build the switch statement using the Instruction.def file.
491#define HANDLE_INST(NUM, OPCODE, CLASS) \
492 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
493#include "llvm/Instruction.def"
494 }
495 }
496
497 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
498
Chris Lattner4024c002006-03-15 22:19:46 +0000499 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000500 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +0000501 bool isVolatile, unsigned Alignment);
Chris Lattner7a60d912005-01-07 07:47:53 +0000502
503 SDOperand getIntPtrConstant(uint64_t Val) {
504 return DAG.getConstant(Val, TLI.getPointerTy());
505 }
506
Chris Lattner8471b152006-03-16 19:57:50 +0000507 SDOperand getValue(const Value *V);
Chris Lattner7a60d912005-01-07 07:47:53 +0000508
Chris Lattner79084302007-02-04 01:31:47 +0000509 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000510 SDOperand &N = NodeMap[V];
511 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner79084302007-02-04 01:31:47 +0000512 N = NewN;
Chris Lattner7a60d912005-01-07 07:47:53 +0000513 }
Chris Lattner1558fc62006-02-01 18:59:47 +0000514
Chris Lattner6f87d182006-02-22 22:37:12 +0000515 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
516 MVT::ValueType VT,
517 bool OutReg, bool InReg,
518 std::set<unsigned> &OutputRegs,
519 std::set<unsigned> &InputRegs);
Nate Begemaned728c12006-03-27 01:32:24 +0000520
Chris Lattnered0110b2006-10-27 21:36:01 +0000521 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
522 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
523 unsigned Opc);
Chris Lattner84a03502006-10-27 23:50:33 +0000524 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000525 void ExportFromCurrentBlock(Value *V);
Jim Laskey31fef782007-02-23 21:45:01 +0000526 void LowerCallTo(Instruction &I,
527 const Type *CalledValueTy, unsigned CallingConv,
528 bool IsTailCall, SDOperand Callee, unsigned OpIdx);
Jim Laskey504e9942007-02-22 15:38:06 +0000529
Chris Lattner7a60d912005-01-07 07:47:53 +0000530 // Terminator instructions.
531 void visitRet(ReturnInst &I);
532 void visitBr(BranchInst &I);
Nate Begemaned728c12006-03-27 01:32:24 +0000533 void visitSwitch(SwitchInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000534 void visitUnreachable(UnreachableInst &I) { /* noop */ }
535
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000536 // Helpers for visitSwitch
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000537 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000538 CaseRecVector& WorkList,
539 Value* SV,
540 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000541 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000542 CaseRecVector& WorkList,
543 Value* SV,
544 MachineBasicBlock* Default);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +0000545 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +0000546 CaseRecVector& WorkList,
547 Value* SV,
548 MachineBasicBlock* Default);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000549 bool handleBitTestsSwitchCase(CaseRec& CR,
550 CaseRecVector& WorkList,
551 Value* SV,
552 MachineBasicBlock* Default);
Nate Begemaned728c12006-03-27 01:32:24 +0000553 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +0000554 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
555 void visitBitTestCase(MachineBasicBlock* NextMBB,
556 unsigned Reg,
557 SelectionDAGISel::BitTestCase &B);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000558 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov70378262007-03-25 15:07:15 +0000559 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
560 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemaned728c12006-03-27 01:32:24 +0000561
Chris Lattner7a60d912005-01-07 07:47:53 +0000562 // These all get lowered before this pass.
Jim Laskey4b37a4c2007-02-21 22:53:45 +0000563 void visitInvoke(InvokeInst &I);
Jim Laskey14059d92007-02-25 21:43:59 +0000564 void visitInvoke(InvokeInst &I, bool AsTerminator);
Jim Laskey4b37a4c2007-02-21 22:53:45 +0000565 void visitUnwind(UnwindInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000566
Reid Spencer2eadb532007-01-21 00:29:26 +0000567 void visitScalarBinary(User &I, unsigned OpCode);
568 void visitVectorBinary(User &I, unsigned OpCode);
569 void visitEitherBinary(User &I, unsigned ScalarOp, unsigned VectorOp);
Nate Begeman127321b2005-11-18 07:42:56 +0000570 void visitShift(User &I, unsigned Opcode);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000571 void visitAdd(User &I) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000572 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +0000573 visitVectorBinary(I, ISD::VADD);
574 else if (I.getType()->isFloatingPoint())
575 visitScalarBinary(I, ISD::FADD);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000576 else
Reid Spencer2eadb532007-01-21 00:29:26 +0000577 visitScalarBinary(I, ISD::ADD);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000578 }
Chris Lattnerf68fd0b2005-04-02 05:04:50 +0000579 void visitSub(User &I);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000580 void visitMul(User &I) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000581 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +0000582 visitVectorBinary(I, ISD::VMUL);
583 else if (I.getType()->isFloatingPoint())
584 visitScalarBinary(I, ISD::FMUL);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000585 else
Reid Spencer2eadb532007-01-21 00:29:26 +0000586 visitScalarBinary(I, ISD::MUL);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000587 }
Reid Spencer2eadb532007-01-21 00:29:26 +0000588 void visitURem(User &I) { visitScalarBinary(I, ISD::UREM); }
589 void visitSRem(User &I) { visitScalarBinary(I, ISD::SREM); }
590 void visitFRem(User &I) { visitScalarBinary(I, ISD::FREM); }
591 void visitUDiv(User &I) { visitEitherBinary(I, ISD::UDIV, ISD::VUDIV); }
592 void visitSDiv(User &I) { visitEitherBinary(I, ISD::SDIV, ISD::VSDIV); }
593 void visitFDiv(User &I) { visitEitherBinary(I, ISD::FDIV, ISD::VSDIV); }
594 void visitAnd (User &I) { visitEitherBinary(I, ISD::AND, ISD::VAND ); }
595 void visitOr (User &I) { visitEitherBinary(I, ISD::OR, ISD::VOR ); }
596 void visitXor (User &I) { visitEitherBinary(I, ISD::XOR, ISD::VXOR ); }
597 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencerfdff9382006-11-08 06:47:33 +0000598 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
599 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencerd9436b62006-11-20 01:22:35 +0000600 void visitICmp(User &I);
601 void visitFCmp(User &I);
Reid Spencer6c38f0b2006-11-27 01:05:10 +0000602 // Visit the conversion instructions
603 void visitTrunc(User &I);
604 void visitZExt(User &I);
605 void visitSExt(User &I);
606 void visitFPTrunc(User &I);
607 void visitFPExt(User &I);
608 void visitFPToUI(User &I);
609 void visitFPToSI(User &I);
610 void visitUIToFP(User &I);
611 void visitSIToFP(User &I);
612 void visitPtrToInt(User &I);
613 void visitIntToPtr(User &I);
614 void visitBitCast(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000615
Chris Lattner67271862006-03-29 00:11:43 +0000616 void visitExtractElement(User &I);
617 void visitInsertElement(User &I);
Chris Lattner098c01e2006-04-08 04:15:24 +0000618 void visitShuffleVector(User &I);
Chris Lattner32206f52006-03-18 01:44:44 +0000619
Chris Lattner7a60d912005-01-07 07:47:53 +0000620 void visitGetElementPtr(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000621 void visitSelect(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000622
623 void visitMalloc(MallocInst &I);
624 void visitFree(FreeInst &I);
625 void visitAlloca(AllocaInst &I);
626 void visitLoad(LoadInst &I);
627 void visitStore(StoreInst &I);
628 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
629 void visitCall(CallInst &I);
Chris Lattner476e67b2006-01-26 22:24:51 +0000630 void visitInlineAsm(CallInst &I);
Chris Lattnercd6f0f42005-11-09 19:44:01 +0000631 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +0000632 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner7a60d912005-01-07 07:47:53 +0000633
Chris Lattner7a60d912005-01-07 07:47:53 +0000634 void visitVAStart(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000635 void visitVAArg(VAArgInst &I);
636 void visitVAEnd(CallInst &I);
637 void visitVACopy(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000638
Chris Lattner875def92005-01-11 05:56:49 +0000639 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner7a60d912005-01-07 07:47:53 +0000640
641 void visitUserOp1(Instruction &I) {
642 assert(0 && "UserOp1 should not exist at instruction selection time!");
643 abort();
644 }
645 void visitUserOp2(Instruction &I) {
646 assert(0 && "UserOp2 should not exist at instruction selection time!");
647 abort();
648 }
649};
650} // end namespace llvm
651
Chris Lattner8471b152006-03-16 19:57:50 +0000652SDOperand SelectionDAGLowering::getValue(const Value *V) {
653 SDOperand &N = NodeMap[V];
654 if (N.Val) return N;
655
656 const Type *VTy = V->getType();
657 MVT::ValueType VT = TLI.getValueType(VTy);
658 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
659 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
660 visit(CE->getOpcode(), *CE);
Chris Lattner79084302007-02-04 01:31:47 +0000661 SDOperand N1 = NodeMap[V];
662 assert(N1.Val && "visit didn't populate the ValueMap!");
663 return N1;
Chris Lattner8471b152006-03-16 19:57:50 +0000664 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
665 return N = DAG.getGlobalAddress(GV, VT);
666 } else if (isa<ConstantPointerNull>(C)) {
667 return N = DAG.getConstant(0, TLI.getPointerTy());
668 } else if (isa<UndefValue>(C)) {
Reid Spencerd84d35b2007-02-15 02:26:10 +0000669 if (!isa<VectorType>(VTy))
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000670 return N = DAG.getNode(ISD::UNDEF, VT);
671
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000672 // Create a VBUILD_VECTOR of undef nodes.
Reid Spencerd84d35b2007-02-15 02:26:10 +0000673 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000674 unsigned NumElements = PTy->getNumElements();
675 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
676
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000677 SmallVector<SDOperand, 8> Ops;
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000678 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
679
680 // Create a VConstant node with generic Vector type.
681 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
682 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000683 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
684 &Ops[0], Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000685 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
686 return N = DAG.getConstantFP(CFP->getValue(), VT);
Reid Spencerd84d35b2007-02-15 02:26:10 +0000687 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner8471b152006-03-16 19:57:50 +0000688 unsigned NumElements = PTy->getNumElements();
689 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner8471b152006-03-16 19:57:50 +0000690
691 // Now that we know the number and type of the elements, push a
692 // Constant or ConstantFP node onto the ops list for each element of
693 // the packed constant.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000694 SmallVector<SDOperand, 8> Ops;
Reid Spencerd84d35b2007-02-15 02:26:10 +0000695 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner67271862006-03-29 00:11:43 +0000696 for (unsigned i = 0; i != NumElements; ++i)
697 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner8471b152006-03-16 19:57:50 +0000698 } else {
699 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
700 SDOperand Op;
701 if (MVT::isFloatingPoint(PVT))
702 Op = DAG.getConstantFP(0, PVT);
703 else
704 Op = DAG.getConstant(0, PVT);
705 Ops.assign(NumElements, Op);
706 }
707
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000708 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000709 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
710 Ops.push_back(DAG.getValueType(PVT));
Chris Lattner79084302007-02-04 01:31:47 +0000711 return NodeMap[V] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0],
712 Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000713 } else {
714 // Canonicalize all constant ints to be unsigned.
Zhou Sheng75b871f2007-01-11 12:24:14 +0000715 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000716 }
717 }
718
719 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
720 std::map<const AllocaInst*, int>::iterator SI =
721 FuncInfo.StaticAllocaMap.find(AI);
722 if (SI != FuncInfo.StaticAllocaMap.end())
723 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
724 }
725
Chris Lattner8c504cf2007-02-25 18:40:32 +0000726 unsigned InReg = FuncInfo.ValueMap[V];
727 assert(InReg && "Value not in map!");
Chris Lattner8471b152006-03-16 19:57:50 +0000728
729 // If this type is not legal, make it so now.
Chris Lattner5fe1f542006-03-31 02:06:56 +0000730 if (VT != MVT::Vector) {
Evan Cheng22cf8992006-12-13 20:57:08 +0000731 if (TLI.getTypeAction(VT) == TargetLowering::Expand) {
Chris Lattner5fe1f542006-03-31 02:06:56 +0000732 // Source must be expanded. This input value is actually coming from the
Chris Lattner8c504cf2007-02-25 18:40:32 +0000733 // register pair InReg and InReg+1.
Evan Cheng22cf8992006-12-13 20:57:08 +0000734 MVT::ValueType DestVT = TLI.getTypeToExpandTo(VT);
735 unsigned NumVals = TLI.getNumElements(VT);
736 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
737 if (NumVals == 1)
738 N = DAG.getNode(ISD::BIT_CONVERT, VT, N);
739 else {
740 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
741 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
742 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
743 }
744 } else {
745 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
746 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
747 if (TLI.getTypeAction(VT) == TargetLowering::Promote) // Promotion case
748 N = MVT::isFloatingPoint(VT)
749 ? DAG.getNode(ISD::FP_ROUND, VT, N)
750 : DAG.getNode(ISD::TRUNCATE, VT, N);
Chris Lattner8471b152006-03-16 19:57:50 +0000751 }
Chris Lattner5fe1f542006-03-31 02:06:56 +0000752 } else {
753 // Otherwise, if this is a vector, make it available as a generic vector
754 // here.
755 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencerd84d35b2007-02-15 02:26:10 +0000756 const VectorType *PTy = cast<VectorType>(VTy);
757 unsigned NE = TLI.getVectorTypeBreakdown(PTy, PTyElementVT,
Chris Lattner5fe1f542006-03-31 02:06:56 +0000758 PTyLegalElementVT);
759
760 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000761 SmallVector<SDOperand, 8> Ops;
Chris Lattner5fe1f542006-03-31 02:06:56 +0000762 if (PTyElementVT == PTyLegalElementVT) {
763 // If the value types are legal, just VBUILD the CopyFromReg nodes.
764 for (unsigned i = 0; i != NE; ++i)
765 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
766 PTyElementVT));
767 } else if (PTyElementVT < PTyLegalElementVT) {
768 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
769 for (unsigned i = 0; i != NE; ++i) {
770 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
771 PTyElementVT);
772 if (MVT::isFloatingPoint(PTyElementVT))
773 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
774 else
775 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
776 Ops.push_back(Op);
777 }
778 } else {
779 // If the register was expanded, use BUILD_PAIR.
780 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
781 for (unsigned i = 0; i != NE/2; ++i) {
782 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
783 PTyElementVT);
784 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
785 PTyElementVT);
786 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
787 }
788 }
789
790 Ops.push_back(DAG.getConstant(NE, MVT::i32));
791 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000792 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner4a2413a2006-04-05 06:54:42 +0000793
794 // Finally, use a VBIT_CONVERT to make this available as the appropriate
795 // vector type.
796 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
797 DAG.getConstant(PTy->getNumElements(),
798 MVT::i32),
799 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner8471b152006-03-16 19:57:50 +0000800 }
801
802 return N;
803}
804
805
Chris Lattner7a60d912005-01-07 07:47:53 +0000806void SelectionDAGLowering::visitRet(ReturnInst &I) {
807 if (I.getNumOperands() == 0) {
Chris Lattner4108bb02005-01-17 19:43:36 +0000808 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000809 return;
810 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000811 SmallVector<SDOperand, 8> NewValues;
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000812 NewValues.push_back(getRoot());
813 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
814 SDOperand RetOp = getValue(I.getOperand(i));
815
816 // If this is an integer return value, we need to promote it ourselves to
817 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
818 // than sign/zero.
Evan Chenga2e99532006-05-26 23:09:09 +0000819 // FIXME: C calling convention requires the return type to be promoted to
820 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000821 if (MVT::isInteger(RetOp.getValueType()) &&
822 RetOp.getValueType() < MVT::i64) {
823 MVT::ValueType TmpVT;
824 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
825 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
826 else
827 TmpVT = MVT::i32;
Reid Spencere63b6512006-12-31 05:55:36 +0000828 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +0000829 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Reid Spencere6f81872007-01-03 16:49:33 +0000830 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000831 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer0917adf2007-01-03 04:25:33 +0000832 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencera472f662007-04-11 02:44:20 +0000833 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencere63b6512006-12-31 05:55:36 +0000834 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer2a34b912007-01-03 05:03:05 +0000835 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000836 }
837 NewValues.push_back(RetOp);
Reid Spencere63b6512006-12-31 05:55:36 +0000838 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Chris Lattner7a60d912005-01-07 07:47:53 +0000839 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000840 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
841 &NewValues[0], NewValues.size()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000842}
843
Chris Lattnered0110b2006-10-27 21:36:01 +0000844/// ExportFromCurrentBlock - If this condition isn't known to be exported from
845/// the current basic block, add it to ValueMap now so that we'll get a
846/// CopyTo/FromReg.
847void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
848 // No need to export constants.
849 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
850
851 // Already exported?
852 if (FuncInfo.isExportedInst(V)) return;
853
854 unsigned Reg = FuncInfo.InitializeRegForValue(V);
855 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
856}
857
Chris Lattner84a03502006-10-27 23:50:33 +0000858bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
859 const BasicBlock *FromBB) {
860 // The operands of the setcc have to be in this block. We don't know
861 // how to export them from some other block.
862 if (Instruction *VI = dyn_cast<Instruction>(V)) {
863 // Can export from current BB.
864 if (VI->getParent() == FromBB)
865 return true;
866
867 // Is already exported, noop.
868 return FuncInfo.isExportedInst(V);
869 }
870
871 // If this is an argument, we can export it if the BB is the entry block or
872 // if it is already exported.
873 if (isa<Argument>(V)) {
874 if (FromBB == &FromBB->getParent()->getEntryBlock())
875 return true;
876
877 // Otherwise, can only export this if it is already exported.
878 return FuncInfo.isExportedInst(V);
879 }
880
881 // Otherwise, constants can always be exported.
882 return true;
883}
884
Chris Lattnere60ae822006-10-29 21:01:20 +0000885static bool InBlock(const Value *V, const BasicBlock *BB) {
886 if (const Instruction *I = dyn_cast<Instruction>(V))
887 return I->getParent() == BB;
888 return true;
889}
890
Chris Lattnered0110b2006-10-27 21:36:01 +0000891/// FindMergedConditions - If Cond is an expression like
892void SelectionDAGLowering::FindMergedConditions(Value *Cond,
893 MachineBasicBlock *TBB,
894 MachineBasicBlock *FBB,
895 MachineBasicBlock *CurBB,
896 unsigned Opc) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000897 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencer266e42b2006-12-23 06:05:41 +0000898 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattnered0110b2006-10-27 21:36:01 +0000899
Reid Spencer266e42b2006-12-23 06:05:41 +0000900 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
901 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattnere60ae822006-10-29 21:01:20 +0000902 BOp->getParent() != CurBB->getBasicBlock() ||
903 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
904 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000905 const BasicBlock *BB = CurBB->getBasicBlock();
906
Reid Spencer266e42b2006-12-23 06:05:41 +0000907 // If the leaf of the tree is a comparison, merge the condition into
908 // the caseblock.
909 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
910 // The operands of the cmp have to be in this block. We don't know
Chris Lattnerf31b9ef2006-10-29 18:23:37 +0000911 // how to export them from some other block. If this is the first block
912 // of the sequence, no exporting is needed.
913 (CurBB == CurMBB ||
914 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
915 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencer266e42b2006-12-23 06:05:41 +0000916 BOp = cast<Instruction>(Cond);
917 ISD::CondCode Condition;
918 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
919 switch (IC->getPredicate()) {
920 default: assert(0 && "Unknown icmp predicate opcode!");
921 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
922 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
923 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
924 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
925 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
926 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
927 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
928 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
929 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
930 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
931 }
932 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
933 ISD::CondCode FPC, FOC;
934 switch (FC->getPredicate()) {
935 default: assert(0 && "Unknown fcmp predicate opcode!");
936 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
937 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
938 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
939 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
940 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
941 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
942 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
943 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
944 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
945 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
946 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
947 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
948 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
949 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
950 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
951 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
952 }
953 if (FiniteOnlyFPMath())
954 Condition = FOC;
955 else
956 Condition = FPC;
957 } else {
Chris Lattner79084302007-02-04 01:31:47 +0000958 Condition = ISD::SETEQ; // silence warning.
Reid Spencer266e42b2006-12-23 06:05:41 +0000959 assert(0 && "Unknown compare instruction");
Chris Lattnered0110b2006-10-27 21:36:01 +0000960 }
961
Chris Lattnered0110b2006-10-27 21:36:01 +0000962 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000963 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000964 SwitchCases.push_back(CB);
965 return;
966 }
967
968 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +0000969 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +0000970 NULL, TBB, FBB, CurBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000971 SwitchCases.push_back(CB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000972 return;
973 }
974
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000975
976 // Create TmpBB after CurBB.
Chris Lattnered0110b2006-10-27 21:36:01 +0000977 MachineFunction::iterator BBI = CurBB;
978 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
979 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
980
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000981 if (Opc == Instruction::Or) {
982 // Codegen X | Y as:
983 // jmp_if_X TBB
984 // jmp TmpBB
985 // TmpBB:
986 // jmp_if_Y TBB
987 // jmp FBB
988 //
Chris Lattnered0110b2006-10-27 21:36:01 +0000989
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000990 // Emit the LHS condition.
991 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
992
993 // Emit the RHS condition into TmpBB.
994 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
995 } else {
996 assert(Opc == Instruction::And && "Unknown merge op!");
997 // Codegen X & Y as:
998 // jmp_if_X TmpBB
999 // jmp FBB
1000 // TmpBB:
1001 // jmp_if_Y TBB
1002 // jmp FBB
1003 //
1004 // This requires creation of TmpBB after CurBB.
1005
1006 // Emit the LHS condition.
1007 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1008
1009 // Emit the RHS condition into TmpBB.
1010 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1011 }
Chris Lattnered0110b2006-10-27 21:36:01 +00001012}
1013
Chris Lattner427301f2006-10-31 22:37:42 +00001014/// If the set of cases should be emitted as a series of branches, return true.
1015/// If we should emit this as a bunch of and/or'd together conditions, return
1016/// false.
1017static bool
1018ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1019 if (Cases.size() != 2) return true;
1020
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001021 // If this is two comparisons of the same values or'd or and'd together, they
1022 // will get folded into a single comparison, so don't emit two blocks.
1023 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1024 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1025 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1026 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1027 return false;
1028 }
1029
Chris Lattner427301f2006-10-31 22:37:42 +00001030 return true;
1031}
1032
Chris Lattner7a60d912005-01-07 07:47:53 +00001033void SelectionDAGLowering::visitBr(BranchInst &I) {
1034 // Update machine-CFG edges.
1035 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner7a60d912005-01-07 07:47:53 +00001036
1037 // Figure out which block is immediately after the current one.
1038 MachineBasicBlock *NextBlock = 0;
1039 MachineFunction::iterator BBI = CurMBB;
1040 if (++BBI != CurMBB->getParent()->end())
1041 NextBlock = BBI;
1042
1043 if (I.isUnconditional()) {
1044 // If this is not a fall-through branch, emit the branch.
1045 if (Succ0MBB != NextBlock)
Chris Lattner4108bb02005-01-17 19:43:36 +00001046 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +00001047 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +00001048
Chris Lattner963ddad2006-10-24 17:57:59 +00001049 // Update machine-CFG edges.
1050 CurMBB->addSuccessor(Succ0MBB);
1051
1052 return;
1053 }
1054
1055 // If this condition is one of the special cases we handle, do special stuff
1056 // now.
1057 Value *CondVal = I.getCondition();
Chris Lattner963ddad2006-10-24 17:57:59 +00001058 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattnered0110b2006-10-27 21:36:01 +00001059
1060 // If this is a series of conditions that are or'd or and'd together, emit
1061 // this as a sequence of branches instead of setcc's with and/or operations.
1062 // For example, instead of something like:
1063 // cmp A, B
1064 // C = seteq
1065 // cmp D, E
1066 // F = setle
1067 // or C, F
1068 // jnz foo
1069 // Emit:
1070 // cmp A, B
1071 // je foo
1072 // cmp D, E
1073 // jle foo
1074 //
1075 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1076 if (BOp->hasOneUse() &&
Chris Lattnerf1b54fd2006-10-27 21:54:23 +00001077 (BOp->getOpcode() == Instruction::And ||
Chris Lattnered0110b2006-10-27 21:36:01 +00001078 BOp->getOpcode() == Instruction::Or)) {
1079 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001080 // If the compares in later blocks need to use values not currently
1081 // exported from this block, export them now. This block should always
1082 // be the first entry.
1083 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1084
Chris Lattner427301f2006-10-31 22:37:42 +00001085 // Allow some cases to be rejected.
1086 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattner427301f2006-10-31 22:37:42 +00001087 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1088 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1089 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1090 }
1091
1092 // Emit the branch for this block.
1093 visitSwitchCase(SwitchCases[0]);
1094 SwitchCases.erase(SwitchCases.begin());
1095 return;
Chris Lattnerf31b9ef2006-10-29 18:23:37 +00001096 }
1097
Chris Lattnerfe43bef2006-10-31 23:06:00 +00001098 // Okay, we decided not to do this, remove any inserted MBB's and clear
1099 // SwitchCases.
1100 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1101 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1102
Chris Lattner427301f2006-10-31 22:37:42 +00001103 SwitchCases.clear();
Chris Lattnered0110b2006-10-27 21:36:01 +00001104 }
1105 }
Chris Lattner61bcf912006-10-24 18:07:37 +00001106
1107 // Create a CaseBlock record representing this branch.
Zhou Sheng75b871f2007-01-11 12:24:14 +00001108 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001109 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner61bcf912006-10-24 18:07:37 +00001110 // Use visitSwitchCase to actually insert the fast branch sequence for this
1111 // cond branch.
1112 visitSwitchCase(CB);
Chris Lattner7a60d912005-01-07 07:47:53 +00001113}
1114
Nate Begemaned728c12006-03-27 01:32:24 +00001115/// visitSwitchCase - Emits the necessary code to represent a single node in
1116/// the binary search tree resulting from lowering a switch instruction.
1117void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001118 SDOperand Cond;
1119 SDOperand CondLHS = getValue(CB.CmpLHS);
1120
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001121 // Build the setcc now.
1122 if (CB.CmpMHS == NULL) {
1123 // Fold "(X == true)" to X and "(X == false)" to !X to
1124 // handle common cases produced by branch lowering.
1125 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1126 Cond = CondLHS;
1127 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1128 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1129 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1130 } else
1131 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1132 } else {
1133 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov70378262007-03-25 15:07:15 +00001134
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001135 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1136 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1137
1138 SDOperand CmpOp = getValue(CB.CmpMHS);
1139 MVT::ValueType VT = CmpOp.getValueType();
1140
1141 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1142 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1143 } else {
1144 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1145 Cond = DAG.getSetCC(MVT::i1, SUB,
1146 DAG.getConstant(High-Low, VT), ISD::SETULE);
1147 }
1148
1149 }
1150
Nate Begemaned728c12006-03-27 01:32:24 +00001151 // Set NextBlock to be the MBB immediately after the current one, if any.
1152 // This is used to avoid emitting unnecessary branches to the next block.
1153 MachineBasicBlock *NextBlock = 0;
1154 MachineFunction::iterator BBI = CurMBB;
1155 if (++BBI != CurMBB->getParent()->end())
1156 NextBlock = BBI;
1157
1158 // If the lhs block is the next block, invert the condition so that we can
1159 // fall through to the lhs instead of the rhs block.
Chris Lattner963ddad2006-10-24 17:57:59 +00001160 if (CB.TrueBB == NextBlock) {
1161 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001162 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1163 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1164 }
1165 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001166 DAG.getBasicBlock(CB.TrueBB));
1167 if (CB.FalseBB == NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001168 DAG.setRoot(BrCond);
1169 else
1170 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001171 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemaned728c12006-03-27 01:32:24 +00001172 // Update successor info
Chris Lattner963ddad2006-10-24 17:57:59 +00001173 CurMBB->addSuccessor(CB.TrueBB);
1174 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001175}
1176
Anton Korobeynikov70378262007-03-25 15:07:15 +00001177/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001178void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001179 // Emit the code for the jump table
Anton Korobeynikov70378262007-03-25 15:07:15 +00001180 assert(JT.Reg != -1UL && "Should lower JT Header first!");
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001181 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng84a28d42006-10-30 08:00:44 +00001182 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1183 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1184 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1185 Table, Index));
1186 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001187}
1188
Anton Korobeynikov70378262007-03-25 15:07:15 +00001189/// visitJumpTableHeader - This function emits necessary code to produce index
1190/// in the JumpTable from switch case.
1191void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1192 SelectionDAGISel::JumpTableHeader &JTH) {
1193 // Subtract the lowest switch case value from the value being switched on
1194 // and conditional branch to default mbb if the result is greater than the
1195 // difference between smallest and largest cases.
1196 SDOperand SwitchOp = getValue(JTH.SValue);
1197 MVT::ValueType VT = SwitchOp.getValueType();
1198 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1199 DAG.getConstant(JTH.First, VT));
1200
1201 // The SDNode we just created, which holds the value being switched on
1202 // minus the the smallest case value, needs to be copied to a virtual
1203 // register so it can be used as an index into the jump table in a
1204 // subsequent basic block. This value may be smaller or larger than the
1205 // target's pointer type, and therefore require extension or truncating.
1206 if (VT > TLI.getPointerTy())
1207 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1208 else
1209 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1210
1211 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1212 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1213 JT.Reg = JumpTableReg;
1214
1215 // Emit the range check for the jump table, and branch to the default
1216 // block for the switch statement if the value being switched on exceeds
1217 // the largest case in the switch.
1218 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1219 DAG.getConstant(JTH.Last-JTH.First,VT),
1220 ISD::SETUGT);
1221
1222 // Set NextBlock to be the MBB immediately after the current one, if any.
1223 // This is used to avoid emitting unnecessary branches to the next block.
1224 MachineBasicBlock *NextBlock = 0;
1225 MachineFunction::iterator BBI = CurMBB;
1226 if (++BBI != CurMBB->getParent()->end())
1227 NextBlock = BBI;
1228
1229 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1230 DAG.getBasicBlock(JT.Default));
1231
1232 if (JT.MBB == NextBlock)
1233 DAG.setRoot(BrCond);
1234 else
1235 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001236 DAG.getBasicBlock(JT.MBB)));
1237
1238 return;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001239}
1240
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001241/// visitBitTestHeader - This function emits necessary code to produce value
1242/// suitable for "bit tests"
1243void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1244 // Subtract the minimum value
1245 SDOperand SwitchOp = getValue(B.SValue);
1246 MVT::ValueType VT = SwitchOp.getValueType();
1247 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1248 DAG.getConstant(B.First, VT));
1249
1250 // Check range
1251 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1252 DAG.getConstant(B.Range, VT),
1253 ISD::SETUGT);
1254
1255 SDOperand ShiftOp;
1256 if (VT > TLI.getShiftAmountTy())
1257 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1258 else
1259 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1260
1261 // Make desired shift
1262 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1263 DAG.getConstant(1, TLI.getPointerTy()),
1264 ShiftOp);
1265
1266 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1267 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1268 B.Reg = SwitchReg;
1269
1270 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1271 DAG.getBasicBlock(B.Default));
1272
1273 // Set NextBlock to be the MBB immediately after the current one, if any.
1274 // This is used to avoid emitting unnecessary branches to the next block.
1275 MachineBasicBlock *NextBlock = 0;
1276 MachineFunction::iterator BBI = CurMBB;
1277 if (++BBI != CurMBB->getParent()->end())
1278 NextBlock = BBI;
1279
1280 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1281 if (MBB == NextBlock)
1282 DAG.setRoot(BrRange);
1283 else
1284 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1285 DAG.getBasicBlock(MBB)));
1286
1287 CurMBB->addSuccessor(B.Default);
1288 CurMBB->addSuccessor(MBB);
1289
1290 return;
1291}
1292
1293/// visitBitTestCase - this function produces one "bit test"
1294void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1295 unsigned Reg,
1296 SelectionDAGISel::BitTestCase &B) {
1297 // Emit bit tests and jumps
1298 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1299
1300 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1301 SwitchVal,
1302 DAG.getConstant(B.Mask,
1303 TLI.getPointerTy()));
1304 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1305 DAG.getConstant(0, TLI.getPointerTy()),
1306 ISD::SETNE);
1307 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1308 AndCmp, DAG.getBasicBlock(B.TargetBB));
1309
1310 // Set NextBlock to be the MBB immediately after the current one, if any.
1311 // This is used to avoid emitting unnecessary branches to the next block.
1312 MachineBasicBlock *NextBlock = 0;
1313 MachineFunction::iterator BBI = CurMBB;
1314 if (++BBI != CurMBB->getParent()->end())
1315 NextBlock = BBI;
1316
1317 if (NextMBB == NextBlock)
1318 DAG.setRoot(BrAnd);
1319 else
1320 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1321 DAG.getBasicBlock(NextMBB)));
1322
1323 CurMBB->addSuccessor(B.TargetBB);
1324 CurMBB->addSuccessor(NextMBB);
1325
1326 return;
1327}
Anton Korobeynikov70378262007-03-25 15:07:15 +00001328
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001329void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
Jim Laskey14059d92007-02-25 21:43:59 +00001330 assert(0 && "Should never be visited directly");
1331}
1332void SelectionDAGLowering::visitInvoke(InvokeInst &I, bool AsTerminator) {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001333 // Retrieve successors.
1334 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1335 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1336
Jim Laskey14059d92007-02-25 21:43:59 +00001337 if (!AsTerminator) {
1338 // Mark landing pad so that it doesn't get deleted in branch folding.
1339 LandingPad->setIsLandingPad();
1340
1341 // Insert a label before the invoke call to mark the try range.
1342 // This can be used to detect deletion of the invoke via the
1343 // MachineModuleInfo.
1344 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
1345 unsigned BeginLabel = MMI->NextLabelID();
1346 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
1347 DAG.getConstant(BeginLabel, MVT::i32)));
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001348
Jim Laskey14059d92007-02-25 21:43:59 +00001349 LowerCallTo(I, I.getCalledValue()->getType(),
1350 I.getCallingConv(),
1351 false,
1352 getValue(I.getOperand(0)),
1353 3);
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001354
Jim Laskey14059d92007-02-25 21:43:59 +00001355 // Insert a label before the invoke call to mark the try range.
1356 // This can be used to detect deletion of the invoke via the
1357 // MachineModuleInfo.
1358 unsigned EndLabel = MMI->NextLabelID();
1359 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
1360 DAG.getConstant(EndLabel, MVT::i32)));
1361
1362 // Inform MachineModuleInfo of range.
1363 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
1364
1365 // Update successor info
1366 CurMBB->addSuccessor(Return);
1367 CurMBB->addSuccessor(LandingPad);
1368 } else {
1369 // Drop into normal successor.
1370 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1371 DAG.getBasicBlock(Return)));
1372 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00001373}
1374
1375void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1376}
1377
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001378/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001379/// small case ranges).
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001380bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001381 CaseRecVector& WorkList,
1382 Value* SV,
1383 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001384 Case& BackCase = *(CR.Range.second-1);
1385
1386 // Size is the number of Cases represented by this range.
1387 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001388 if (Size > 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001389 return false;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001390
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001391 // Get the MachineFunction which holds the current MBB. This is used when
1392 // inserting any additional MBBs necessary to represent the switch.
1393 MachineFunction *CurMF = CurMBB->getParent();
1394
1395 // Figure out which block is immediately after the current one.
1396 MachineBasicBlock *NextBlock = 0;
1397 MachineFunction::iterator BBI = CR.CaseBB;
1398
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001399 if (++BBI != CurMBB->getParent()->end())
1400 NextBlock = BBI;
1401
1402 // TODO: If any two of the cases has the same destination, and if one value
1403 // is the same as the other, but has one bit unset that the other has set,
1404 // use bit manipulation to do two compares at once. For example:
1405 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1406
1407 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001408 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001409 // The last case block won't fall through into 'NextBlock' if we emit the
1410 // branches in this order. See if rearranging a case value would help.
1411 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001412 if (I->BB == NextBlock) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001413 std::swap(*I, BackCase);
1414 break;
1415 }
1416 }
1417 }
1418
1419 // Create a CaseBlock record representing a conditional branch to
1420 // the Case's target mbb if the value being switched on SV is equal
1421 // to C.
1422 MachineBasicBlock *CurBlock = CR.CaseBB;
1423 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1424 MachineBasicBlock *FallThrough;
1425 if (I != E-1) {
1426 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1427 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1428 } else {
1429 // If the last case doesn't match, go to the default block.
1430 FallThrough = Default;
1431 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001432
1433 Value *RHS, *LHS, *MHS;
1434 ISD::CondCode CC;
1435 if (I->High == I->Low) {
1436 // This is just small small case range :) containing exactly 1 case
1437 CC = ISD::SETEQ;
1438 LHS = SV; RHS = I->High; MHS = NULL;
1439 } else {
1440 CC = ISD::SETLE;
1441 LHS = I->Low; MHS = SV; RHS = I->High;
1442 }
1443 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1444 I->BB, FallThrough, CurBlock);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001445
1446 // If emitting the first comparison, just call visitSwitchCase to emit the
1447 // code into the current block. Otherwise, push the CaseBlock onto the
1448 // vector to be later processed by SDISel, and insert the node's MBB
1449 // before the next MBB.
1450 if (CurBlock == CurMBB)
1451 visitSwitchCase(CB);
1452 else
1453 SwitchCases.push_back(CB);
1454
1455 CurBlock = FallThrough;
1456 }
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001457
1458 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001459}
1460
1461/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001462bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001463 CaseRecVector& WorkList,
1464 Value* SV,
1465 MachineBasicBlock* Default) {
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001466 Case& FrontCase = *CR.Range.first;
1467 Case& BackCase = *(CR.Range.second-1);
1468
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001469 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1470 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1471
1472 uint64_t TSize = 0;
1473 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1474 I!=E; ++I)
1475 TSize += I->size();
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001476
1477 if ((!TLI.isOperationLegal(ISD::BR_JT, MVT::Other) &&
1478 !TLI.isOperationLegal(ISD::BRIND, MVT::Other)) ||
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001479 TSize <= 3)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001480 return false;
1481
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001482 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1483 if (Density < 0.4)
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001484 return false;
1485
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001486 DOUT << "Lowering jump table\n"
1487 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001488 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001489
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001490 // Get the MachineFunction which holds the current MBB. This is used when
1491 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001492 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001493
1494 // Figure out which block is immediately after the current one.
1495 MachineBasicBlock *NextBlock = 0;
1496 MachineFunction::iterator BBI = CR.CaseBB;
1497
1498 if (++BBI != CurMBB->getParent()->end())
1499 NextBlock = BBI;
1500
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001501 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1502
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001503 // Create a new basic block to hold the code for loading the address
1504 // of the jump table, and jumping to it. Update successor information;
1505 // we will either branch to the default case for the switch, or the jump
1506 // table.
1507 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1508 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1509 CR.CaseBB->addSuccessor(Default);
1510 CR.CaseBB->addSuccessor(JumpTableBB);
1511
1512 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001513 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001514 // a case statement, push the case's BB onto the vector, otherwise, push
1515 // the default BB.
1516 std::vector<MachineBasicBlock*> DestBBs;
1517 int64_t TEI = First;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001518 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1519 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1520 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1521
1522 if ((Low <= TEI) && (TEI <= High)) {
1523 DestBBs.push_back(I->BB);
1524 if (TEI==High)
1525 ++I;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001526 } else {
1527 DestBBs.push_back(Default);
1528 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001529 }
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001530
1531 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001532 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001533 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1534 E = DestBBs.end(); I != E; ++I) {
1535 if (!SuccsHandled[(*I)->getNumber()]) {
1536 SuccsHandled[(*I)->getNumber()] = true;
1537 JumpTableBB->addSuccessor(*I);
1538 }
1539 }
1540
1541 // Create a jump table index for this jump table, or return an existing
1542 // one.
1543 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1544
1545 // Set the jump table information so that we can codegen it as a second
1546 // MachineBasicBlock
1547 SelectionDAGISel::JumpTable JT(-1UL, JTI, JumpTableBB, Default);
1548 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1549 (CR.CaseBB == CurMBB));
1550 if (CR.CaseBB == CurMBB)
1551 visitJumpTableHeader(JT, JTH);
1552
1553 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001554
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001555 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001556}
1557
1558/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1559/// 2 subtrees.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001560bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001561 CaseRecVector& WorkList,
1562 Value* SV,
1563 MachineBasicBlock* Default) {
1564 // Get the MachineFunction which holds the current MBB. This is used when
1565 // inserting any additional MBBs necessary to represent the switch.
1566 MachineFunction *CurMF = CurMBB->getParent();
1567
1568 // Figure out which block is immediately after the current one.
1569 MachineBasicBlock *NextBlock = 0;
1570 MachineFunction::iterator BBI = CR.CaseBB;
1571
1572 if (++BBI != CurMBB->getParent()->end())
1573 NextBlock = BBI;
1574
1575 Case& FrontCase = *CR.Range.first;
1576 Case& BackCase = *(CR.Range.second-1);
1577 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1578
1579 // Size is the number of Cases represented by this range.
1580 unsigned Size = CR.Range.second - CR.Range.first;
1581
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001582 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1583 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001584 double FMetric = 0;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001585 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001586
1587 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1588 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001589 uint64_t TSize = 0;
1590 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1591 I!=E; ++I)
1592 TSize += I->size();
1593
1594 uint64_t LSize = FrontCase.size();
1595 uint64_t RSize = TSize-LSize;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001596 DOUT << "Selecting best pivot: \n"
1597 << "First: " << First << ", Last: " << Last <<"\n"
1598 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001599 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001600 J!=E; ++I, ++J) {
1601 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1602 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001603 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001604 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1605 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikovda964a22007-04-09 21:57:03 +00001606 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001607 // Should always split in some non-trivial place
1608 DOUT <<"=>Step\n"
1609 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1610 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1611 << "Metric: " << Metric << "\n";
1612 if (FMetric < Metric) {
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001613 Pivot = J;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001614 FMetric = Metric;
1615 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001616 }
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001617
1618 LSize += J->size();
1619 RSize -= J->size();
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001620 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001621 // If our case is dense we *really* should handle it earlier!
Anton Korobeynikovda964a22007-04-09 21:57:03 +00001622 assert((FMetric > 0) && "Should handle dense range earlier!");
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001623
1624 CaseRange LHSR(CR.Range.first, Pivot);
1625 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001626 Constant *C = Pivot->Low;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001627 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1628
1629 // We know that we branch to the LHS if the Value being switched on is
1630 // less than the Pivot value, C. We use this to optimize our binary
1631 // tree a bit, by recognizing that if SV is greater than or equal to the
1632 // LHS's Case Value, and that Case Value is exactly one less than the
1633 // Pivot's Value, then we can branch directly to the LHS's Target,
1634 // rather than creating a leaf node for it.
1635 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001636 LHSR.first->High == CR.GE &&
1637 cast<ConstantInt>(C)->getSExtValue() ==
1638 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1639 TrueBB = LHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001640 } else {
1641 TrueBB = new MachineBasicBlock(LLVMBB);
1642 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1643 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1644 }
1645
1646 // Similar to the optimization above, if the Value being switched on is
1647 // known to be less than the Constant CR.LT, and the current Case Value
1648 // is CR.LT - 1, then we can branch directly to the target block for
1649 // the current Case Value, rather than emitting a RHS leaf node for it.
1650 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001651 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1652 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1653 FalseBB = RHSR.first->BB;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001654 } else {
1655 FalseBB = new MachineBasicBlock(LLVMBB);
1656 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1657 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1658 }
1659
1660 // Create a CaseBlock record representing a conditional branch to
1661 // the LHS node if the value being switched on SV is less than C.
1662 // Otherwise, branch to LHS.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001663 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1664 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001665
1666 if (CR.CaseBB == CurMBB)
1667 visitSwitchCase(CB);
1668 else
1669 SwitchCases.push_back(CB);
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001670
1671 return true;
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001672}
1673
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001674/// handleBitTestsSwitchCase - if current case range has few destination and
1675/// range span less, than machine word bitwidth, encode case range into series
1676/// of masks and emit bit tests with these masks.
1677bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1678 CaseRecVector& WorkList,
1679 Value* SV,
Chris Lattner7196f092007-04-14 02:26:56 +00001680 MachineBasicBlock* Default){
Chris Lattner6bd7b7b2007-04-14 19:39:41 +00001681 return false;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001682 unsigned IntPtrBits = getSizeInBits(TLI.getPointerTy());
1683
1684 Case& FrontCase = *CR.Range.first;
1685 Case& BackCase = *(CR.Range.second-1);
1686
1687 // Get the MachineFunction which holds the current MBB. This is used when
1688 // inserting any additional MBBs necessary to represent the switch.
1689 MachineFunction *CurMF = CurMBB->getParent();
1690
1691 unsigned numCmps = 0;
1692 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1693 I!=E; ++I) {
1694 // Single case counts one, case range - two.
1695 if (I->Low == I->High)
1696 numCmps +=1;
1697 else
1698 numCmps +=2;
1699 }
1700
1701 // Count unique destinations
1702 SmallSet<MachineBasicBlock*, 4> Dests;
1703 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1704 Dests.insert(I->BB);
1705 if (Dests.size() > 3)
1706 // Don't bother the code below, if there are too much unique destinations
1707 return false;
1708 }
1709 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1710 << "Total number of comparisons: " << numCmps << "\n";
1711
1712 // Compute span of values.
1713 Constant* minValue = FrontCase.Low;
1714 Constant* maxValue = BackCase.High;
1715 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1716 cast<ConstantInt>(minValue)->getSExtValue();
1717 DOUT << "Compare range: " << range << "\n"
1718 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1719 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1720
1721 if (range>IntPtrBits ||
1722 (!(Dests.size() == 1 && numCmps >= 3) &&
1723 !(Dests.size() == 2 && numCmps >= 5) &&
1724 !(Dests.size() >= 3 && numCmps >= 6)))
1725 return false;
1726
1727 DOUT << "Emitting bit tests\n";
1728 int64_t lowBound = 0;
1729
1730 // Optimize the case where all the case values fit in a
1731 // word without having to subtract minValue. In this case,
1732 // we can optimize away the subtraction.
1733 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001734 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001735 range = cast<ConstantInt>(maxValue)->getSExtValue();
1736 } else {
1737 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1738 }
1739
1740 CaseBitsVector CasesBits;
1741 unsigned i, count = 0;
1742
1743 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1744 MachineBasicBlock* Dest = I->BB;
1745 for (i = 0; i < count; ++i)
1746 if (Dest == CasesBits[i].BB)
1747 break;
1748
1749 if (i == count) {
1750 assert((count < 3) && "Too much destinations to test!");
1751 CasesBits.push_back(CaseBits(0, Dest, 0));
1752 count++;
1753 }
1754
1755 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1756 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1757
1758 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikov8a1a84f2007-04-14 13:25:55 +00001759 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001760 CasesBits[i].Bits++;
1761 }
1762
1763 }
1764 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1765
1766 SelectionDAGISel::BitTestInfo BTC;
1767
1768 // Figure out which block is immediately after the current one.
1769 MachineFunction::iterator BBI = CR.CaseBB;
1770 ++BBI;
1771
1772 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1773
1774 DOUT << "Cases:\n";
1775 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1776 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1777 << ", BB: " << CasesBits[i].BB << "\n";
1778
1779 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1780 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1781 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1782 CaseBB,
1783 CasesBits[i].BB));
1784 }
1785
1786 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohen0475f3b2007-04-09 14:32:59 +00001787 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001788 CR.CaseBB, Default, BTC);
1789
1790 if (CR.CaseBB == CurMBB)
1791 visitBitTestHeader(BTB);
1792
1793 BitTestCases.push_back(BTB);
1794
1795 return true;
1796}
1797
1798
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001799// Clusterify - Transform simple list of Cases into list of CaseRange's
1800unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1801 const SwitchInst& SI) {
1802 unsigned numCmps = 0;
1803
1804 // Start with "simple" cases
1805 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1806 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1807 Cases.push_back(Case(SI.getSuccessorValue(i),
1808 SI.getSuccessorValue(i),
1809 SMBB));
1810 }
1811 sort(Cases.begin(), Cases.end(), CaseCmp());
1812
1813 // Merge case into clusters
1814 if (Cases.size()>=2)
1815 for (CaseItr I=Cases.begin(), J=++(Cases.begin()), E=Cases.end(); J!=E; ) {
1816 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1817 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1818 MachineBasicBlock* nextBB = J->BB;
1819 MachineBasicBlock* currentBB = I->BB;
1820
1821 // If the two neighboring cases go to the same destination, merge them
1822 // into a single case.
1823 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1824 I->High = J->High;
1825 J = Cases.erase(J);
1826 } else {
1827 I = J++;
1828 }
1829 }
1830
1831 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1832 if (I->Low != I->High)
1833 // A range counts double, since it requires two compares.
1834 ++numCmps;
1835 }
1836
1837 return numCmps;
1838}
1839
1840void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemaned728c12006-03-27 01:32:24 +00001841 // Figure out which block is immediately after the current one.
1842 MachineBasicBlock *NextBlock = 0;
1843 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001844
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001845 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattner6d6fc262006-10-22 21:36:53 +00001846
Nate Begemaned728c12006-03-27 01:32:24 +00001847 // If there is only the default destination, branch to it if it is not the
1848 // next basic block. Otherwise, just fall through.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001849 if (SI.getNumOperands() == 2) {
Nate Begemaned728c12006-03-27 01:32:24 +00001850 // Update machine-CFG edges.
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001851
Nate Begemaned728c12006-03-27 01:32:24 +00001852 // If this is not a fall-through branch, emit the branch.
Chris Lattner6d6fc262006-10-22 21:36:53 +00001853 if (Default != NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001854 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattner6d6fc262006-10-22 21:36:53 +00001855 DAG.getBasicBlock(Default)));
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001856
Chris Lattner6d6fc262006-10-22 21:36:53 +00001857 CurMBB->addSuccessor(Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001858 return;
1859 }
1860
1861 // If there are any non-default case statements, create a vector of Cases
1862 // representing each one, and sort the vector so that we can efficiently
1863 // create a binary search tree from them.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001864 CaseVector Cases;
1865 unsigned numCmps = Clusterify(Cases, SI);
1866 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1867 << ". Total compares: " << numCmps << "\n";
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001868
Nate Begemaned728c12006-03-27 01:32:24 +00001869 // Get the Value to be switched on and default basic blocks, which will be
1870 // inserted into CaseBlock records, representing basic blocks in the binary
1871 // search tree.
Anton Korobeynikov915e6172007-04-04 21:14:49 +00001872 Value *SV = SI.getOperand(0);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001873
Nate Begemaned728c12006-03-27 01:32:24 +00001874 // Push the initial CaseRec onto the worklist
Anton Korobeynikov3a9d6812007-03-27 11:29:11 +00001875 CaseRecVector WorkList;
Anton Korobeynikov70378262007-03-25 15:07:15 +00001876 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1877
1878 while (!WorkList.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00001879 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov70378262007-03-25 15:07:15 +00001880 CaseRec CR = WorkList.back();
1881 WorkList.pop_back();
Anton Korobeynikov70378262007-03-25 15:07:15 +00001882
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001883 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1884 continue;
1885
Anton Korobeynikov70378262007-03-25 15:07:15 +00001886 // If the range has few cases (two or less) emit a series of specific
1887 // tests.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001888 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1889 continue;
1890
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00001891 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov70378262007-03-25 15:07:15 +00001892 // target supports indirect branches, then emit a jump table rather than
1893 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikov37a0bfe2007-03-27 12:05:48 +00001894 if (handleJTSwitchCase(CR, WorkList, SV, Default))
1895 continue;
1896
1897 // Emit binary tree. We need to pick a pivot, and push left and right ranges
1898 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
1899 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001900 }
1901}
1902
Anton Korobeynikov70378262007-03-25 15:07:15 +00001903
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001904void SelectionDAGLowering::visitSub(User &I) {
1905 // -0.0 - X --> fneg
Reid Spencer2eadb532007-01-21 00:29:26 +00001906 const Type *Ty = I.getType();
Reid Spencerd84d35b2007-02-15 02:26:10 +00001907 if (isa<VectorType>(Ty)) {
Reid Spencer2eadb532007-01-21 00:29:26 +00001908 visitVectorBinary(I, ISD::VSUB);
1909 } else if (Ty->isFloatingPoint()) {
Chris Lattner6f3b5772005-09-28 22:28:18 +00001910 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1911 if (CFP->isExactlyValue(-0.0)) {
1912 SDOperand Op2 = getValue(I.getOperand(1));
1913 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1914 return;
1915 }
Reid Spencer2eadb532007-01-21 00:29:26 +00001916 visitScalarBinary(I, ISD::FSUB);
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001917 } else
Reid Spencer2eadb532007-01-21 00:29:26 +00001918 visitScalarBinary(I, ISD::SUB);
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001919}
1920
Reid Spencer2eadb532007-01-21 00:29:26 +00001921void SelectionDAGLowering::visitScalarBinary(User &I, unsigned OpCode) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001922 SDOperand Op1 = getValue(I.getOperand(0));
1923 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer2eadb532007-01-21 00:29:26 +00001924
1925 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001926}
1927
Reid Spencer2eadb532007-01-21 00:29:26 +00001928void
1929SelectionDAGLowering::visitVectorBinary(User &I, unsigned OpCode) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00001930 assert(isa<VectorType>(I.getType()));
1931 const VectorType *Ty = cast<VectorType>(I.getType());
Reid Spencer2eadb532007-01-21 00:29:26 +00001932 SDOperand Typ = DAG.getValueType(TLI.getValueType(Ty->getElementType()));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001933
Reid Spencer2eadb532007-01-21 00:29:26 +00001934 setValue(&I, DAG.getNode(OpCode, MVT::Vector,
1935 getValue(I.getOperand(0)),
1936 getValue(I.getOperand(1)),
1937 DAG.getConstant(Ty->getNumElements(), MVT::i32),
1938 Typ));
1939}
1940
1941void SelectionDAGLowering::visitEitherBinary(User &I, unsigned ScalarOp,
1942 unsigned VectorOp) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00001943 if (isa<VectorType>(I.getType()))
Reid Spencer2eadb532007-01-21 00:29:26 +00001944 visitVectorBinary(I, VectorOp);
1945 else
1946 visitScalarBinary(I, ScalarOp);
Nate Begeman127321b2005-11-18 07:42:56 +00001947}
Chris Lattner96c26752005-01-19 22:31:21 +00001948
Nate Begeman127321b2005-11-18 07:42:56 +00001949void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1950 SDOperand Op1 = getValue(I.getOperand(0));
1951 SDOperand Op2 = getValue(I.getOperand(1));
1952
Reid Spencer2341c222007-02-02 02:16:23 +00001953 if (TLI.getShiftAmountTy() < Op2.getValueType())
1954 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
1955 else if (TLI.getShiftAmountTy() > Op2.getValueType())
1956 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begeman127321b2005-11-18 07:42:56 +00001957
Chris Lattner7a60d912005-01-07 07:47:53 +00001958 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1959}
1960
Reid Spencerd9436b62006-11-20 01:22:35 +00001961void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00001962 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
1963 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
1964 predicate = IC->getPredicate();
1965 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
1966 predicate = ICmpInst::Predicate(IC->getPredicate());
1967 SDOperand Op1 = getValue(I.getOperand(0));
1968 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencerd9436b62006-11-20 01:22:35 +00001969 ISD::CondCode Opcode;
Reid Spencer266e42b2006-12-23 06:05:41 +00001970 switch (predicate) {
Reid Spencerd9436b62006-11-20 01:22:35 +00001971 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
1972 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
1973 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
1974 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
1975 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
1976 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
1977 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
1978 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
1979 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
1980 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
1981 default:
1982 assert(!"Invalid ICmp predicate value");
1983 Opcode = ISD::SETEQ;
1984 break;
1985 }
1986 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
1987}
1988
1989void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencer266e42b2006-12-23 06:05:41 +00001990 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
1991 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
1992 predicate = FC->getPredicate();
1993 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
1994 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner7a60d912005-01-07 07:47:53 +00001995 SDOperand Op1 = getValue(I.getOperand(0));
1996 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer266e42b2006-12-23 06:05:41 +00001997 ISD::CondCode Condition, FOC, FPC;
1998 switch (predicate) {
1999 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2000 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2001 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2002 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2003 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2004 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2005 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2006 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2007 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2008 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2009 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2010 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2011 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2012 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2013 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2014 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2015 default:
2016 assert(!"Invalid FCmp predicate value");
2017 FOC = FPC = ISD::SETFALSE;
2018 break;
2019 }
2020 if (FiniteOnlyFPMath())
2021 Condition = FOC;
2022 else
2023 Condition = FPC;
2024 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner7a60d912005-01-07 07:47:53 +00002025}
2026
2027void SelectionDAGLowering::visitSelect(User &I) {
2028 SDOperand Cond = getValue(I.getOperand(0));
2029 SDOperand TrueVal = getValue(I.getOperand(1));
2030 SDOperand FalseVal = getValue(I.getOperand(2));
Reid Spencerd84d35b2007-02-15 02:26:10 +00002031 if (!isa<VectorType>(I.getType())) {
Chris Lattner02274a52006-04-08 22:22:57 +00002032 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2033 TrueVal, FalseVal));
2034 } else {
2035 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
2036 *(TrueVal.Val->op_end()-2),
2037 *(TrueVal.Val->op_end()-1)));
2038 }
Chris Lattner7a60d912005-01-07 07:47:53 +00002039}
2040
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002041
2042void SelectionDAGLowering::visitTrunc(User &I) {
2043 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2044 SDOperand N = getValue(I.getOperand(0));
2045 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2046 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2047}
2048
2049void SelectionDAGLowering::visitZExt(User &I) {
2050 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2051 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2052 SDOperand N = getValue(I.getOperand(0));
2053 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2054 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2055}
2056
2057void SelectionDAGLowering::visitSExt(User &I) {
2058 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2059 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2060 SDOperand N = getValue(I.getOperand(0));
2061 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2062 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2063}
2064
2065void SelectionDAGLowering::visitFPTrunc(User &I) {
2066 // FPTrunc is never a no-op cast, no need to check
2067 SDOperand N = getValue(I.getOperand(0));
2068 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2069 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
2070}
2071
2072void SelectionDAGLowering::visitFPExt(User &I){
2073 // FPTrunc is never a no-op cast, no need to check
2074 SDOperand N = getValue(I.getOperand(0));
2075 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2076 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2077}
2078
2079void SelectionDAGLowering::visitFPToUI(User &I) {
2080 // FPToUI is never a no-op cast, no need to check
2081 SDOperand N = getValue(I.getOperand(0));
2082 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2083 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2084}
2085
2086void SelectionDAGLowering::visitFPToSI(User &I) {
2087 // FPToSI is never a no-op cast, no need to check
2088 SDOperand N = getValue(I.getOperand(0));
2089 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2090 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2091}
2092
2093void SelectionDAGLowering::visitUIToFP(User &I) {
2094 // UIToFP is never a no-op cast, no need to check
2095 SDOperand N = getValue(I.getOperand(0));
2096 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2097 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2098}
2099
2100void SelectionDAGLowering::visitSIToFP(User &I){
2101 // UIToFP is never a no-op cast, no need to check
2102 SDOperand N = getValue(I.getOperand(0));
2103 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2104 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2105}
2106
2107void SelectionDAGLowering::visitPtrToInt(User &I) {
2108 // What to do depends on the size of the integer and the size of the pointer.
2109 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner7a60d912005-01-07 07:47:53 +00002110 SDOperand N = getValue(I.getOperand(0));
Chris Lattner2f4119a2006-03-22 20:09:35 +00002111 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner4024c002006-03-15 22:19:46 +00002112 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002113 SDOperand Result;
2114 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2115 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2116 else
2117 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2118 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2119 setValue(&I, Result);
2120}
Chris Lattner7a60d912005-01-07 07:47:53 +00002121
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002122void SelectionDAGLowering::visitIntToPtr(User &I) {
2123 // What to do depends on the size of the integer and the size of the pointer.
2124 // We can either truncate, zero extend, or no-op, accordingly.
2125 SDOperand N = getValue(I.getOperand(0));
2126 MVT::ValueType SrcVT = N.getValueType();
2127 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2128 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2129 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2130 else
2131 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2132 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2133}
2134
2135void SelectionDAGLowering::visitBitCast(User &I) {
2136 SDOperand N = getValue(I.getOperand(0));
2137 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner2f4119a2006-03-22 20:09:35 +00002138 if (DestVT == MVT::Vector) {
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002139 // This is a cast to a vector from something else.
2140 // Get information about the output vector.
Reid Spencerd84d35b2007-02-15 02:26:10 +00002141 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner2f4119a2006-03-22 20:09:35 +00002142 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2143 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
2144 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
2145 DAG.getValueType(EltVT)));
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002146 return;
2147 }
2148 MVT::ValueType SrcVT = N.getValueType();
2149 if (SrcVT == MVT::Vector) {
2150 // This is a cast from a vctor to something else.
2151 // Get information about the input vector.
Chris Lattner2f4119a2006-03-22 20:09:35 +00002152 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002153 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00002154 }
Reid Spencer6c38f0b2006-11-27 01:05:10 +00002155
2156 // BitCast assures us that source and destination are the same size so this
2157 // is either a BIT_CONVERT or a no-op.
2158 if (DestVT != N.getValueType())
2159 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2160 else
2161 setValue(&I, N); // noop cast.
Chris Lattner7a60d912005-01-07 07:47:53 +00002162}
2163
Chris Lattner67271862006-03-29 00:11:43 +00002164void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattner32206f52006-03-18 01:44:44 +00002165 SDOperand InVec = getValue(I.getOperand(0));
2166 SDOperand InVal = getValue(I.getOperand(1));
2167 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2168 getValue(I.getOperand(2)));
2169
Chris Lattner29b23012006-03-19 01:17:20 +00002170 SDOperand Num = *(InVec.Val->op_end()-2);
2171 SDOperand Typ = *(InVec.Val->op_end()-1);
2172 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
2173 InVec, InVal, InIdx, Num, Typ));
Chris Lattner32206f52006-03-18 01:44:44 +00002174}
2175
Chris Lattner67271862006-03-29 00:11:43 +00002176void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00002177 SDOperand InVec = getValue(I.getOperand(0));
2178 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2179 getValue(I.getOperand(1)));
2180 SDOperand Typ = *(InVec.Val->op_end()-1);
2181 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
2182 TLI.getValueType(I.getType()), InVec, InIdx));
2183}
Chris Lattner32206f52006-03-18 01:44:44 +00002184
Chris Lattner098c01e2006-04-08 04:15:24 +00002185void SelectionDAGLowering::visitShuffleVector(User &I) {
2186 SDOperand V1 = getValue(I.getOperand(0));
2187 SDOperand V2 = getValue(I.getOperand(1));
2188 SDOperand Mask = getValue(I.getOperand(2));
2189
2190 SDOperand Num = *(V1.Val->op_end()-2);
2191 SDOperand Typ = *(V2.Val->op_end()-1);
2192 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
2193 V1, V2, Mask, Num, Typ));
2194}
2195
2196
Chris Lattner7a60d912005-01-07 07:47:53 +00002197void SelectionDAGLowering::visitGetElementPtr(User &I) {
2198 SDOperand N = getValue(I.getOperand(0));
2199 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00002200
2201 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2202 OI != E; ++OI) {
2203 Value *Idx = *OI;
Chris Lattner35397782005-12-05 07:10:48 +00002204 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002205 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner7a60d912005-01-07 07:47:53 +00002206 if (Field) {
2207 // N = N + Offset
Chris Lattnerc473d8e2007-02-10 19:55:17 +00002208 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner7a60d912005-01-07 07:47:53 +00002209 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukman77451162005-04-22 04:01:18 +00002210 getIntPtrConstant(Offset));
Chris Lattner7a60d912005-01-07 07:47:53 +00002211 }
2212 Ty = StTy->getElementType(Field);
2213 } else {
2214 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner19a83992005-01-07 21:56:57 +00002215
Chris Lattner43535a12005-11-09 04:45:33 +00002216 // If this is a constant subscript, handle it quickly.
2217 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00002218 if (CI->getZExtValue() == 0) continue;
Reid Spencere63b6512006-12-31 05:55:36 +00002219 uint64_t Offs =
Evan Cheng8ec52832007-01-05 01:46:20 +00002220 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner43535a12005-11-09 04:45:33 +00002221 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
2222 continue;
Chris Lattner7a60d912005-01-07 07:47:53 +00002223 }
Chris Lattner43535a12005-11-09 04:45:33 +00002224
2225 // N = N + Idx * ElementSize;
Owen Anderson20a631f2006-05-03 01:29:57 +00002226 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner43535a12005-11-09 04:45:33 +00002227 SDOperand IdxN = getValue(Idx);
2228
2229 // If the index is smaller or larger than intptr_t, truncate or extend
2230 // it.
2231 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencere63b6512006-12-31 05:55:36 +00002232 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner43535a12005-11-09 04:45:33 +00002233 } else if (IdxN.getValueType() > N.getValueType())
2234 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2235
2236 // If this is a multiply by a power of two, turn it into a shl
2237 // immediately. This is a very common case.
2238 if (isPowerOf2_64(ElementSize)) {
2239 unsigned Amt = Log2_64(ElementSize);
2240 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner41fd6d52005-11-09 16:50:40 +00002241 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner43535a12005-11-09 04:45:33 +00002242 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2243 continue;
2244 }
2245
2246 SDOperand Scale = getIntPtrConstant(ElementSize);
2247 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2248 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner7a60d912005-01-07 07:47:53 +00002249 }
2250 }
2251 setValue(&I, N);
2252}
2253
2254void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2255 // If this is a fixed sized alloca in the entry block of the function,
2256 // allocate it statically on the stack.
2257 if (FuncInfo.StaticAllocaMap.count(&I))
2258 return; // getValue will auto-populate this.
2259
2260 const Type *Ty = I.getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +00002261 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Chris Lattner50ee0e42007-01-20 22:35:55 +00002262 unsigned Align =
Chris Lattner945e4372007-02-14 05:52:17 +00002263 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner50ee0e42007-01-20 22:35:55 +00002264 I.getAlignment());
Chris Lattner7a60d912005-01-07 07:47:53 +00002265
2266 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattnereccb73d2005-01-22 23:04:37 +00002267 MVT::ValueType IntPtr = TLI.getPointerTy();
2268 if (IntPtr < AllocSize.getValueType())
2269 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2270 else if (IntPtr > AllocSize.getValueType())
2271 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner7a60d912005-01-07 07:47:53 +00002272
Chris Lattnereccb73d2005-01-22 23:04:37 +00002273 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner7a60d912005-01-07 07:47:53 +00002274 getIntPtrConstant(TySize));
2275
2276 // Handle alignment. If the requested alignment is less than or equal to the
2277 // stack alignment, ignore it and round the size of the allocation up to the
2278 // stack alignment size. If the size is greater than the stack alignment, we
2279 // note this in the DYNAMIC_STACKALLOC node.
2280 unsigned StackAlign =
2281 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2282 if (Align <= StackAlign) {
2283 Align = 0;
2284 // Add SA-1 to the size.
2285 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2286 getIntPtrConstant(StackAlign-1));
2287 // Mask out the low bits for alignment purposes.
2288 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2289 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2290 }
2291
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002292 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerbd887772006-08-14 23:53:35 +00002293 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2294 MVT::Other);
2295 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner79084302007-02-04 01:31:47 +00002296 setValue(&I, DSA);
2297 DAG.setRoot(DSA.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00002298
2299 // Inform the Frame Information that we have just allocated a variable-sized
2300 // object.
2301 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2302}
2303
Chris Lattner7a60d912005-01-07 07:47:53 +00002304void SelectionDAGLowering::visitLoad(LoadInst &I) {
2305 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukman835702a2005-04-21 22:36:52 +00002306
Chris Lattner4d9651c2005-01-17 22:19:26 +00002307 SDOperand Root;
2308 if (I.isVolatile())
2309 Root = getRoot();
2310 else {
2311 // Do not serialize non-volatile loads against each other.
2312 Root = DAG.getRoot();
2313 }
Chris Lattner4024c002006-03-15 22:19:46 +00002314
Evan Chenge71fe34d2006-10-09 20:57:25 +00002315 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb8af6d582007-04-22 23:15:30 +00002316 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner4024c002006-03-15 22:19:46 +00002317}
2318
2319SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +00002320 const Value *SV, SDOperand Root,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002321 bool isVolatile,
2322 unsigned Alignment) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00002323 SDOperand L;
Reid Spencerd84d35b2007-02-15 02:26:10 +00002324 if (const VectorType *PTy = dyn_cast<VectorType>(Ty)) {
Nate Begeman07890bb2005-11-22 01:29:36 +00002325 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Chenge71fe34d2006-10-09 20:57:25 +00002326 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
2327 DAG.getSrcValue(SV));
Nate Begemanb2e089c2005-11-19 00:36:38 +00002328 } else {
Christopher Lamb8af6d582007-04-22 23:15:30 +00002329 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2330 isVolatile, Alignment);
Nate Begemanb2e089c2005-11-19 00:36:38 +00002331 }
Chris Lattner4d9651c2005-01-17 22:19:26 +00002332
Chris Lattner4024c002006-03-15 22:19:46 +00002333 if (isVolatile)
Chris Lattner4d9651c2005-01-17 22:19:26 +00002334 DAG.setRoot(L.getValue(1));
2335 else
2336 PendingLoads.push_back(L.getValue(1));
Chris Lattner4024c002006-03-15 22:19:46 +00002337
2338 return L;
Chris Lattner7a60d912005-01-07 07:47:53 +00002339}
2340
2341
2342void SelectionDAGLowering::visitStore(StoreInst &I) {
2343 Value *SrcV = I.getOperand(0);
2344 SDOperand Src = getValue(SrcV);
2345 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng258657e2006-12-20 01:27:29 +00002346 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb8af6d582007-04-22 23:15:30 +00002347 I.isVolatile(), I.getAlignment()));
Chris Lattner7a60d912005-01-07 07:47:53 +00002348}
2349
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002350/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
2351/// access memory and has no other side effects at all.
2352static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
2353#define GET_NO_MEMORY_INTRINSICS
2354#include "llvm/Intrinsics.gen"
2355#undef GET_NO_MEMORY_INTRINSICS
2356 return false;
2357}
2358
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002359// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
2360// have any side-effects or if it only reads memory.
2361static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
2362#define GET_SIDE_EFFECT_INFO
2363#include "llvm/Intrinsics.gen"
2364#undef GET_SIDE_EFFECT_INFO
2365 return false;
2366}
2367
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002368/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2369/// node.
2370void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2371 unsigned Intrinsic) {
Chris Lattner313229c2006-03-24 22:49:42 +00002372 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002373 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002374
2375 // Build the operand list.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002376 SmallVector<SDOperand, 8> Ops;
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002377 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2378 if (OnlyLoad) {
2379 // We don't need to serialize loads against other loads.
2380 Ops.push_back(DAG.getRoot());
2381 } else {
2382 Ops.push_back(getRoot());
2383 }
2384 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002385
2386 // Add the intrinsic ID as an integer operand.
2387 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2388
2389 // Add all operands of the call to the operand list.
2390 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2391 SDOperand Op = getValue(I.getOperand(i));
2392
Reid Spencer09575ba2007-02-15 03:39:18 +00002393 // If this is a vector type, force it to the right vector type.
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002394 if (Op.getValueType() == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002395 const VectorType *OpTy = cast<VectorType>(I.getOperand(i)->getType());
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002396 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
2397
2398 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
2399 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
2400 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
2401 }
2402
2403 assert(TLI.isTypeLegal(Op.getValueType()) &&
2404 "Intrinsic uses a non-legal type?");
2405 Ops.push_back(Op);
2406 }
2407
2408 std::vector<MVT::ValueType> VTs;
2409 if (I.getType() != Type::VoidTy) {
2410 MVT::ValueType VT = TLI.getValueType(I.getType());
2411 if (VT == MVT::Vector) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002412 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002413 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2414
2415 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2416 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2417 }
2418
2419 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2420 VTs.push_back(VT);
2421 }
2422 if (HasChain)
2423 VTs.push_back(MVT::Other);
2424
Chris Lattnerbd887772006-08-14 23:53:35 +00002425 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2426
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002427 // Create the node.
Chris Lattnere55d1712006-03-28 00:40:33 +00002428 SDOperand Result;
2429 if (!HasChain)
Chris Lattnerbd887772006-08-14 23:53:35 +00002430 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2431 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002432 else if (I.getType() != Type::VoidTy)
Chris Lattnerbd887772006-08-14 23:53:35 +00002433 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2434 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002435 else
Chris Lattnerbd887772006-08-14 23:53:35 +00002436 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2437 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00002438
Chris Lattnera9c59156b2006-04-02 03:41:14 +00002439 if (HasChain) {
2440 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2441 if (OnlyLoad)
2442 PendingLoads.push_back(Chain);
2443 else
2444 DAG.setRoot(Chain);
2445 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002446 if (I.getType() != Type::VoidTy) {
Reid Spencerd84d35b2007-02-15 02:26:10 +00002447 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002448 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
2449 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
2450 DAG.getConstant(PTy->getNumElements(), MVT::i32),
2451 DAG.getValueType(EVT));
2452 }
2453 setValue(&I, Result);
2454 }
2455}
2456
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002457/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2458/// we want to emit this as a call to a named external function, return the name
2459/// otherwise lower it and return null.
2460const char *
2461SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2462 switch (Intrinsic) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00002463 default:
2464 // By default, turn this into a target intrinsic node.
2465 visitTargetIntrinsic(I, Intrinsic);
2466 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002467 case Intrinsic::vastart: visitVAStart(I); return 0;
2468 case Intrinsic::vaend: visitVAEnd(I); return 0;
2469 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemaneda59972007-01-29 22:58:52 +00002470 case Intrinsic::returnaddress:
2471 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2472 getValue(I.getOperand(1))));
2473 return 0;
2474 case Intrinsic::frameaddress:
2475 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2476 getValue(I.getOperand(1))));
2477 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002478 case Intrinsic::setjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002479 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002480 break;
2481 case Intrinsic::longjmp:
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +00002482 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002483 break;
Chris Lattner093c1592006-03-03 00:00:25 +00002484 case Intrinsic::memcpy_i32:
2485 case Intrinsic::memcpy_i64:
2486 visitMemIntrinsic(I, ISD::MEMCPY);
2487 return 0;
2488 case Intrinsic::memset_i32:
2489 case Intrinsic::memset_i64:
2490 visitMemIntrinsic(I, ISD::MEMSET);
2491 return 0;
2492 case Intrinsic::memmove_i32:
2493 case Intrinsic::memmove_i64:
2494 visitMemIntrinsic(I, ISD::MEMMOVE);
2495 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002496
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002497 case Intrinsic::dbg_stoppoint: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002498 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002499 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002500 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002501 SDOperand Ops[5];
Chris Lattner435b4022005-11-29 06:21:05 +00002502
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002503 Ops[0] = getRoot();
2504 Ops[1] = getValue(SPI.getLineValue());
2505 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner435b4022005-11-29 06:21:05 +00002506
Jim Laskeyc56315c2007-01-26 21:22:28 +00002507 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskey5995d012006-02-11 01:01:30 +00002508 assert(DD && "Not a debug information descriptor");
Jim Laskeya8bdac82006-03-23 18:06:46 +00002509 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2510
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002511 Ops[3] = DAG.getString(CompileUnit->getFileName());
2512 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskey5995d012006-02-11 01:01:30 +00002513
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002514 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner5d4e61d2005-12-13 17:40:33 +00002515 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002516
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002517 return 0;
Chris Lattner435b4022005-11-29 06:21:05 +00002518 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00002519 case Intrinsic::dbg_region_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002520 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002521 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002522 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2523 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002524 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002525 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002526 }
2527
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002528 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002529 }
2530 case Intrinsic::dbg_region_end: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002531 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002532 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002533 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2534 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002535 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002536 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002537 }
2538
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002539 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002540 }
2541 case Intrinsic::dbg_func_start: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002542 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002543 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002544 if (MMI && FSI.getSubprogram() &&
2545 MMI->Verify(FSI.getSubprogram())) {
2546 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskeyf9e54452007-01-26 14:34:52 +00002547 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002548 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00002549 }
2550
Chris Lattnerf2b62f32005-11-16 07:22:30 +00002551 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00002552 }
2553 case Intrinsic::dbg_declare: {
Jim Laskeyc56315c2007-01-26 21:22:28 +00002554 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00002555 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskeyc56315c2007-01-26 21:22:28 +00002556 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey53f1ecc2006-03-24 09:50:27 +00002557 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002558 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskeyc56315c2007-01-26 21:22:28 +00002559 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskeya8bdac82006-03-23 18:06:46 +00002560 }
2561
2562 return 0;
2563 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002564
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002565 case Intrinsic::eh_exception: {
2566 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2567
Jim Laskey504e9942007-02-22 15:38:06 +00002568 if (MMI) {
2569 // Add a label to mark the beginning of the landing pad. Deletion of the
2570 // landing pad can thus be detected via the MachineModuleInfo.
2571 unsigned LabelID = MMI->addLandingPad(CurMBB);
2572 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
2573 DAG.getConstant(LabelID, MVT::i32)));
2574
2575 // Mark exception register as live in.
2576 unsigned Reg = TLI.getExceptionAddressRegister();
2577 if (Reg) CurMBB->addLiveIn(Reg);
2578
2579 // Insert the EXCEPTIONADDR instruction.
2580 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2581 SDOperand Ops[1];
2582 Ops[0] = DAG.getRoot();
2583 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2584 setValue(&I, Op);
2585 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002586 } else {
Jim Laskeycf465fc2007-02-28 18:37:04 +00002587 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey504e9942007-02-22 15:38:06 +00002588 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002589 return 0;
2590 }
2591
Jim Laskeyd5453d72007-03-01 20:24:30 +00002592 case Intrinsic::eh_selector:
2593 case Intrinsic::eh_filter:{
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002594 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2595
Jim Laskey504e9942007-02-22 15:38:06 +00002596 if (MMI) {
2597 // Inform the MachineModuleInfo of the personality for this landing pad.
Jim Laskey44c37e72007-02-22 16:10:05 +00002598 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(2));
2599 assert(CE && CE->getOpcode() == Instruction::BitCast &&
2600 isa<Function>(CE->getOperand(0)) &&
2601 "Personality should be a function");
2602 MMI->addPersonality(CurMBB, cast<Function>(CE->getOperand(0)));
Jim Laskeyd5453d72007-03-01 20:24:30 +00002603 if (Intrinsic == Intrinsic::eh_filter)
2604 MMI->setIsFilterLandingPad(CurMBB);
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002605
Jim Laskey504e9942007-02-22 15:38:06 +00002606 // Gather all the type infos for this landing pad and pass them along to
2607 // MachineModuleInfo.
2608 std::vector<GlobalVariable *> TyInfo;
2609 for (unsigned i = 3, N = I.getNumOperands(); i < N; ++i) {
Jim Laskey44c37e72007-02-22 16:10:05 +00002610 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(i));
2611 if (CE && CE->getOpcode() == Instruction::BitCast &&
2612 isa<GlobalVariable>(CE->getOperand(0))) {
2613 TyInfo.push_back(cast<GlobalVariable>(CE->getOperand(0)));
2614 } else {
2615 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i));
2616 assert(CI && CI->getZExtValue() == 0 &&
2617 "TypeInfo must be a global variable typeinfo or NULL");
2618 TyInfo.push_back(NULL);
Jim Laskey504e9942007-02-22 15:38:06 +00002619 }
Jim Laskey504e9942007-02-22 15:38:06 +00002620 }
2621 MMI->addCatchTypeInfo(CurMBB, TyInfo);
2622
2623 // Mark exception selector register as live in.
2624 unsigned Reg = TLI.getExceptionSelectorRegister();
2625 if (Reg) CurMBB->addLiveIn(Reg);
2626
2627 // Insert the EHSELECTION instruction.
Jim Laskeycf465fc2007-02-28 18:37:04 +00002628 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Jim Laskey504e9942007-02-22 15:38:06 +00002629 SDOperand Ops[2];
2630 Ops[0] = getValue(I.getOperand(1));
2631 Ops[1] = getRoot();
2632 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2633 setValue(&I, Op);
2634 DAG.setRoot(Op.getValue(1));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002635 } else {
Jim Laskeycf465fc2007-02-28 18:37:04 +00002636 setValue(&I, DAG.getConstant(0, MVT::i32));
Jim Laskey504e9942007-02-22 15:38:06 +00002637 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002638
2639 return 0;
2640 }
2641
2642 case Intrinsic::eh_typeid_for: {
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002643 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002644
Jim Laskey504e9942007-02-22 15:38:06 +00002645 if (MMI) {
2646 // Find the type id for the given typeinfo.
2647 GlobalVariable *GV = NULL;
Jim Laskey44c37e72007-02-22 16:10:05 +00002648 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(1));
2649 if (CE && CE->getOpcode() == Instruction::BitCast &&
2650 isa<GlobalVariable>(CE->getOperand(0))) {
2651 GV = cast<GlobalVariable>(CE->getOperand(0));
2652 } else {
2653 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
2654 assert(CI && CI->getZExtValue() == 0 &&
2655 "TypeInfo must be a global variable typeinfo or NULL");
2656 GV = NULL;
Jim Laskey504e9942007-02-22 15:38:06 +00002657 }
2658
2659 unsigned TypeID = MMI->getTypeIDFor(GV);
2660 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Jim Laskeye1d1c052007-02-24 09:45:44 +00002661 } else {
2662 setValue(&I, DAG.getConstant(0, MVT::i32));
Jim Laskey504e9942007-02-22 15:38:06 +00002663 }
Jim Laskey4b37a4c2007-02-21 22:53:45 +00002664
2665 return 0;
2666 }
2667
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00002668 case Intrinsic::sqrt_f32:
2669 case Intrinsic::sqrt_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002670 setValue(&I, DAG.getNode(ISD::FSQRT,
2671 getValue(I.getOperand(1)).getValueType(),
2672 getValue(I.getOperand(1))));
2673 return 0;
Chris Lattnerf0359b32006-09-09 06:03:30 +00002674 case Intrinsic::powi_f32:
2675 case Intrinsic::powi_f64:
2676 setValue(&I, DAG.getNode(ISD::FPOWI,
2677 getValue(I.getOperand(1)).getValueType(),
2678 getValue(I.getOperand(1)),
2679 getValue(I.getOperand(2))));
2680 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002681 case Intrinsic::pcmarker: {
2682 SDOperand Tmp = getValue(I.getOperand(1));
2683 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2684 return 0;
2685 }
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002686 case Intrinsic::readcyclecounter: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002687 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002688 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2689 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2690 &Op, 1);
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002691 setValue(&I, Tmp);
2692 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth01aa5632005-11-11 16:47:30 +00002693 return 0;
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00002694 }
Chris Lattnerf269d842007-04-10 03:20:39 +00002695 case Intrinsic::part_select: {
Reid Spencer85460ac2007-04-05 01:20:18 +00002696 // Currently not implemented: just abort
Reid Spencerc6251a72007-04-12 02:48:46 +00002697 assert(0 && "part_select intrinsic not implemented");
2698 abort();
2699 }
2700 case Intrinsic::part_set: {
2701 // Currently not implemented: just abort
2702 assert(0 && "part_set intrinsic not implemented");
Reid Spencer85460ac2007-04-05 01:20:18 +00002703 abort();
Reid Spencercce90f52007-04-04 23:48:25 +00002704 }
Reid Spencer3a0843e2007-04-01 07:34:11 +00002705 case Intrinsic::bswap:
Nate Begeman2fba8a32006-01-14 03:14:10 +00002706 setValue(&I, DAG.getNode(ISD::BSWAP,
2707 getValue(I.getOperand(1)).getValueType(),
2708 getValue(I.getOperand(1))));
2709 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002710 case Intrinsic::cttz: {
2711 SDOperand Arg = getValue(I.getOperand(1));
2712 MVT::ValueType Ty = Arg.getValueType();
2713 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
2714 if (Ty < MVT::i32)
2715 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2716 else if (Ty > MVT::i32)
2717 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2718 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002719 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002720 }
2721 case Intrinsic::ctlz: {
2722 SDOperand Arg = getValue(I.getOperand(1));
2723 MVT::ValueType Ty = Arg.getValueType();
2724 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
2725 if (Ty < MVT::i32)
2726 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2727 else if (Ty > MVT::i32)
2728 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2729 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002730 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002731 }
2732 case Intrinsic::ctpop: {
2733 SDOperand Arg = getValue(I.getOperand(1));
2734 MVT::ValueType Ty = Arg.getValueType();
2735 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
2736 if (Ty < MVT::i32)
2737 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2738 else if (Ty > MVT::i32)
2739 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2740 setValue(&I, result);
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002741 return 0;
Reid Spencer3a0843e2007-04-01 07:34:11 +00002742 }
Chris Lattnerb3266452006-01-13 02:50:02 +00002743 case Intrinsic::stacksave: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002744 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00002745 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2746 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattnerb3266452006-01-13 02:50:02 +00002747 setValue(&I, Tmp);
2748 DAG.setRoot(Tmp.getValue(1));
2749 return 0;
2750 }
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002751 case Intrinsic::stackrestore: {
2752 SDOperand Tmp = getValue(I.getOperand(1));
2753 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattnerb3266452006-01-13 02:50:02 +00002754 return 0;
Chris Lattnerdeda32a2006-01-23 05:22:07 +00002755 }
Chris Lattner9e8b6332005-12-12 22:51:16 +00002756 case Intrinsic::prefetch:
2757 // FIXME: Currently discarding prefetches.
2758 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002759 }
2760}
2761
2762
Jim Laskey31fef782007-02-23 21:45:01 +00002763void SelectionDAGLowering::LowerCallTo(Instruction &I,
2764 const Type *CalledValueTy,
2765 unsigned CallingConv,
2766 bool IsTailCall,
Jim Laskey504e9942007-02-22 15:38:06 +00002767 SDOperand Callee, unsigned OpIdx) {
Jim Laskey31fef782007-02-23 21:45:01 +00002768 const PointerType *PT = cast<PointerType>(CalledValueTy);
Jim Laskey504e9942007-02-22 15:38:06 +00002769 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Reid Spencer71b79e32007-04-09 06:17:21 +00002770 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Jim Laskey504e9942007-02-22 15:38:06 +00002771
2772 TargetLowering::ArgListTy Args;
2773 TargetLowering::ArgListEntry Entry;
2774 Args.reserve(I.getNumOperands());
2775 for (unsigned i = OpIdx, e = I.getNumOperands(); i != e; ++i) {
2776 Value *Arg = I.getOperand(i);
2777 SDOperand ArgNode = getValue(Arg);
2778 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
Reid Spencera472f662007-04-11 02:44:20 +00002779 Entry.isSExt = Attrs && Attrs->paramHasAttr(i, ParamAttr::SExt);
2780 Entry.isZExt = Attrs && Attrs->paramHasAttr(i, ParamAttr::ZExt);
2781 Entry.isInReg = Attrs && Attrs->paramHasAttr(i, ParamAttr::InReg);
2782 Entry.isSRet = Attrs && Attrs->paramHasAttr(i, ParamAttr::StructRet);
Jim Laskey504e9942007-02-22 15:38:06 +00002783 Args.push_back(Entry);
2784 }
2785
2786 std::pair<SDOperand,SDOperand> Result =
2787 TLI.LowerCallTo(getRoot(), I.getType(),
Reid Spencera472f662007-04-11 02:44:20 +00002788 Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt),
Jim Laskey31fef782007-02-23 21:45:01 +00002789 FTy->isVarArg(), CallingConv, IsTailCall,
Jim Laskey504e9942007-02-22 15:38:06 +00002790 Callee, Args, DAG);
2791 if (I.getType() != Type::VoidTy)
2792 setValue(&I, Result.first);
2793 DAG.setRoot(Result.second);
2794}
2795
2796
Chris Lattner7a60d912005-01-07 07:47:53 +00002797void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner18d2b342005-01-08 22:48:57 +00002798 const char *RenameFn = 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002799 if (Function *F = I.getCalledFunction()) {
Reid Spencer5301e7c2007-01-30 20:08:39 +00002800 if (F->isDeclaration())
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002801 if (unsigned IID = F->getIntrinsicID()) {
2802 RenameFn = visitIntrinsicCall(I, IID);
2803 if (!RenameFn)
2804 return;
2805 } else { // Not an LLVM intrinsic.
2806 const std::string &Name = F->getName();
Chris Lattner5c1ba2a2006-03-05 05:09:38 +00002807 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
2808 if (I.getNumOperands() == 3 && // Basic sanity checks.
2809 I.getOperand(1)->getType()->isFloatingPoint() &&
2810 I.getType() == I.getOperand(1)->getType() &&
2811 I.getType() == I.getOperand(2)->getType()) {
2812 SDOperand LHS = getValue(I.getOperand(1));
2813 SDOperand RHS = getValue(I.getOperand(2));
2814 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
2815 LHS, RHS));
2816 return;
2817 }
2818 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattner0c140002005-04-02 05:26:53 +00002819 if (I.getNumOperands() == 2 && // Basic sanity checks.
2820 I.getOperand(1)->getType()->isFloatingPoint() &&
2821 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002822 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner0c140002005-04-02 05:26:53 +00002823 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2824 return;
2825 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002826 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002827 if (I.getNumOperands() == 2 && // Basic sanity checks.
2828 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002829 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002830 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002831 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
2832 return;
2833 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002834 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002835 if (I.getNumOperands() == 2 && // Basic sanity checks.
2836 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002837 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002838 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002839 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
2840 return;
2841 }
2842 }
Chris Lattnere4f71d02005-05-14 13:56:55 +00002843 }
Chris Lattner476e67b2006-01-26 22:24:51 +00002844 } else if (isa<InlineAsm>(I.getOperand(0))) {
2845 visitInlineAsm(I);
2846 return;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002847 }
Misha Brukman835702a2005-04-21 22:36:52 +00002848
Chris Lattner18d2b342005-01-08 22:48:57 +00002849 SDOperand Callee;
2850 if (!RenameFn)
2851 Callee = getValue(I.getOperand(0));
2852 else
2853 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Jim Laskey504e9942007-02-22 15:38:06 +00002854
Jim Laskey31fef782007-02-23 21:45:01 +00002855 LowerCallTo(I, I.getCalledValue()->getType(),
2856 I.getCallingConv(),
2857 I.isTailCall(),
2858 Callee,
2859 1);
Chris Lattner7a60d912005-01-07 07:47:53 +00002860}
2861
Jim Laskey504e9942007-02-22 15:38:06 +00002862
Chris Lattner6f87d182006-02-22 22:37:12 +00002863SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002864 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner6f87d182006-02-22 22:37:12 +00002865 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
2866 Chain = Val.getValue(1);
2867 Flag = Val.getValue(2);
2868
2869 // If the result was expanded, copy from the top part.
2870 if (Regs.size() > 1) {
2871 assert(Regs.size() == 2 &&
2872 "Cannot expand to more than 2 elts yet!");
2873 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Chengf80dfa82006-10-04 22:23:53 +00002874 Chain = Hi.getValue(1);
2875 Flag = Hi.getValue(2);
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002876 if (DAG.getTargetLoweringInfo().isLittleEndian())
2877 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
2878 else
2879 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00002880 }
Chris Lattner1558fc62006-02-01 18:59:47 +00002881
Chris Lattner705948d2006-06-08 18:22:48 +00002882 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner6f87d182006-02-22 22:37:12 +00002883 // appropriate type.
2884 if (RegVT == ValueVT)
2885 return Val;
2886
Chris Lattner77f04792007-03-25 05:00:54 +00002887 if (MVT::isVector(RegVT)) {
2888 assert(ValueVT == MVT::Vector && "Unknown vector conversion!");
2889 return DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
2890 DAG.getConstant(MVT::getVectorNumElements(RegVT),
2891 MVT::i32),
2892 DAG.getValueType(MVT::getVectorBaseType(RegVT)));
2893 }
2894
Chris Lattner705948d2006-06-08 18:22:48 +00002895 if (MVT::isInteger(RegVT)) {
2896 if (ValueVT < RegVT)
2897 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
2898 else
2899 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
Chris Lattner705948d2006-06-08 18:22:48 +00002900 }
Chris Lattner77f04792007-03-25 05:00:54 +00002901
2902 assert(MVT::isFloatingPoint(RegVT) && MVT::isFloatingPoint(ValueVT));
2903 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00002904}
2905
Chris Lattner571d9642006-02-23 19:21:04 +00002906/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
2907/// specified value into the registers specified by this object. This uses
2908/// Chain/Flag as the input and updates them for the output Chain/Flag.
2909void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +00002910 SDOperand &Chain, SDOperand &Flag,
2911 MVT::ValueType PtrVT) const {
Chris Lattner571d9642006-02-23 19:21:04 +00002912 if (Regs.size() == 1) {
2913 // If there is a single register and the types differ, this must be
2914 // a promotion.
2915 if (RegVT != ValueVT) {
Chris Lattner77f04792007-03-25 05:00:54 +00002916 if (MVT::isVector(RegVT)) {
2917 assert(Val.getValueType() == MVT::Vector &&"Not a vector-vector cast?");
2918 Val = DAG.getNode(ISD::VBIT_CONVERT, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002919 } else if (MVT::isInteger(RegVT) && MVT::isInteger(Val.getValueType())) {
Chris Lattnerc03a9252006-06-08 18:27:11 +00002920 if (RegVT < ValueVT)
2921 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
2922 else
2923 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002924 } else if (MVT::isFloatingPoint(RegVT) &&
2925 MVT::isFloatingPoint(Val.getValueType())) {
Chris Lattner571d9642006-02-23 19:21:04 +00002926 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
Chris Lattner7b2decf2007-04-09 05:31:20 +00002927 } else if (MVT::getSizeInBits(RegVT) ==
2928 MVT::getSizeInBits(Val.getValueType())) {
2929 Val = DAG.getNode(ISD::BIT_CONVERT, RegVT, Val);
2930 } else {
2931 assert(0 && "Unknown mismatch!");
2932 }
Chris Lattner571d9642006-02-23 19:21:04 +00002933 }
2934 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
2935 Flag = Chain.getValue(1);
2936 } else {
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002937 std::vector<unsigned> R(Regs);
2938 if (!DAG.getTargetLoweringInfo().isLittleEndian())
2939 std::reverse(R.begin(), R.end());
2940
2941 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattner571d9642006-02-23 19:21:04 +00002942 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chengef9e07d2006-06-15 08:11:54 +00002943 DAG.getConstant(i, PtrVT));
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002944 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattner571d9642006-02-23 19:21:04 +00002945 Flag = Chain.getValue(1);
2946 }
2947 }
2948}
Chris Lattner6f87d182006-02-22 22:37:12 +00002949
Chris Lattner571d9642006-02-23 19:21:04 +00002950/// AddInlineAsmOperands - Add this value to the specified inlineasm node
2951/// operand list. This adds the code marker and includes the number of
2952/// values added into it.
2953void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002954 std::vector<SDOperand> &Ops) const {
Chris Lattnerb49917d2007-04-09 00:33:58 +00002955 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
2956 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner571d9642006-02-23 19:21:04 +00002957 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
2958 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
2959}
Chris Lattner6f87d182006-02-22 22:37:12 +00002960
2961/// isAllocatableRegister - If the specified register is safe to allocate,
2962/// i.e. it isn't a stack pointer or some other special register, return the
2963/// register class for the register. Otherwise, return null.
2964static const TargetRegisterClass *
Chris Lattnerb1124f32006-02-22 23:09:03 +00002965isAllocatableRegister(unsigned Reg, MachineFunction &MF,
2966 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002967 MVT::ValueType FoundVT = MVT::Other;
2968 const TargetRegisterClass *FoundRC = 0;
Chris Lattnerb1124f32006-02-22 23:09:03 +00002969 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
2970 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002971 MVT::ValueType ThisVT = MVT::Other;
2972
Chris Lattnerb1124f32006-02-22 23:09:03 +00002973 const TargetRegisterClass *RC = *RCI;
2974 // If none of the the value types for this register class are valid, we
2975 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattnerb1124f32006-02-22 23:09:03 +00002976 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2977 I != E; ++I) {
2978 if (TLI.isTypeLegal(*I)) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002979 // If we have already found this register in a different register class,
2980 // choose the one with the largest VT specified. For example, on
2981 // PowerPC, we favor f64 register classes over f32.
2982 if (FoundVT == MVT::Other ||
2983 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
2984 ThisVT = *I;
2985 break;
2986 }
Chris Lattnerb1124f32006-02-22 23:09:03 +00002987 }
2988 }
2989
Chris Lattnerbec582f2006-04-02 00:24:45 +00002990 if (ThisVT == MVT::Other) continue;
Chris Lattnerb1124f32006-02-22 23:09:03 +00002991
Chris Lattner6f87d182006-02-22 22:37:12 +00002992 // NOTE: This isn't ideal. In particular, this might allocate the
2993 // frame pointer in functions that need it (due to them not being taken
2994 // out of allocation, because a variable sized allocation hasn't been seen
2995 // yet). This is a slight code pessimization, but should still work.
Chris Lattnerb1124f32006-02-22 23:09:03 +00002996 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
2997 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerbec582f2006-04-02 00:24:45 +00002998 if (*I == Reg) {
2999 // We found a matching register class. Keep looking at others in case
3000 // we find one with larger registers that this physreg is also in.
3001 FoundRC = RC;
3002 FoundVT = ThisVT;
3003 break;
3004 }
Chris Lattner1558fc62006-02-01 18:59:47 +00003005 }
Chris Lattnerbec582f2006-04-02 00:24:45 +00003006 return FoundRC;
Chris Lattner6f87d182006-02-22 22:37:12 +00003007}
3008
3009RegsForValue SelectionDAGLowering::
3010GetRegistersForValue(const std::string &ConstrCode,
3011 MVT::ValueType VT, bool isOutReg, bool isInReg,
3012 std::set<unsigned> &OutputRegs,
3013 std::set<unsigned> &InputRegs) {
3014 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3015 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
3016 std::vector<unsigned> Regs;
3017
3018 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
3019 MVT::ValueType RegVT;
3020 MVT::ValueType ValueVT = VT;
3021
Chris Lattner55402d42006-11-02 01:41:49 +00003022 // If this is a constraint for a specific physical register, like {r17},
3023 // assign it now.
Chris Lattner6f87d182006-02-22 22:37:12 +00003024 if (PhysReg.first) {
3025 if (VT == MVT::Other)
3026 ValueVT = *PhysReg.second->vt_begin();
Chris Lattner705948d2006-06-08 18:22:48 +00003027
3028 // Get the actual register value type. This is important, because the user
3029 // may have asked for (e.g.) the AX register in i32 type. We need to
3030 // remember that AX is actually i16 to get the right extension.
3031 RegVT = *PhysReg.second->vt_begin();
Chris Lattner6f87d182006-02-22 22:37:12 +00003032
3033 // This is a explicit reference to a physical register.
3034 Regs.push_back(PhysReg.first);
3035
3036 // If this is an expanded reference, add the rest of the regs to Regs.
3037 if (NumRegs != 1) {
Chris Lattner6f87d182006-02-22 22:37:12 +00003038 TargetRegisterClass::iterator I = PhysReg.second->begin();
3039 TargetRegisterClass::iterator E = PhysReg.second->end();
3040 for (; *I != PhysReg.first; ++I)
3041 assert(I != E && "Didn't find reg!");
3042
3043 // Already added the first reg.
3044 --NumRegs; ++I;
3045 for (; NumRegs; --NumRegs, ++I) {
3046 assert(I != E && "Ran out of registers to allocate!");
3047 Regs.push_back(*I);
3048 }
3049 }
3050 return RegsForValue(Regs, RegVT, ValueVT);
3051 }
3052
Chris Lattner55402d42006-11-02 01:41:49 +00003053 // Otherwise, if this was a reference to an LLVM register class, create vregs
3054 // for this reference.
3055 std::vector<unsigned> RegClassRegs;
3056 if (PhysReg.second) {
3057 // If this is an early clobber or tied register, our regalloc doesn't know
3058 // how to maintain the constraint. If it isn't, go ahead and create vreg
3059 // and let the regalloc do the right thing.
3060 if (!isOutReg || !isInReg) {
Chris Lattner55402d42006-11-02 01:41:49 +00003061 RegVT = *PhysReg.second->vt_begin();
Chris Lattner51114992007-04-12 06:00:20 +00003062
3063 if (VT == MVT::Other)
3064 ValueVT = RegVT;
Chris Lattner55402d42006-11-02 01:41:49 +00003065
3066 // Create the appropriate number of virtual registers.
3067 SSARegMap *RegMap = DAG.getMachineFunction().getSSARegMap();
3068 for (; NumRegs; --NumRegs)
3069 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
3070
3071 return RegsForValue(Regs, RegVT, ValueVT);
3072 }
3073
3074 // Otherwise, we can't allocate it. Let the code below figure out how to
3075 // maintain these constraints.
3076 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3077
3078 } else {
3079 // This is a reference to a register class that doesn't directly correspond
3080 // to an LLVM register class. Allocate NumRegs consecutive, available,
3081 // registers from the class.
3082 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
3083 }
Chris Lattner6f87d182006-02-22 22:37:12 +00003084
3085 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3086 MachineFunction &MF = *CurMBB->getParent();
3087 unsigned NumAllocated = 0;
3088 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3089 unsigned Reg = RegClassRegs[i];
3090 // See if this register is available.
3091 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3092 (isInReg && InputRegs.count(Reg))) { // Already used.
3093 // Make sure we find consecutive registers.
3094 NumAllocated = 0;
3095 continue;
3096 }
3097
3098 // Check to see if this register is allocatable (i.e. don't give out the
3099 // stack pointer).
Chris Lattnerb1124f32006-02-22 23:09:03 +00003100 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner6f87d182006-02-22 22:37:12 +00003101 if (!RC) {
3102 // Make sure we find consecutive registers.
3103 NumAllocated = 0;
3104 continue;
3105 }
3106
3107 // Okay, this register is good, we can use it.
3108 ++NumAllocated;
3109
Chris Lattner1c741e92007-04-06 17:47:14 +00003110 // If we allocated enough consecutive registers, succeed.
Chris Lattner6f87d182006-02-22 22:37:12 +00003111 if (NumAllocated == NumRegs) {
3112 unsigned RegStart = (i-NumAllocated)+1;
3113 unsigned RegEnd = i+1;
3114 // Mark all of the allocated registers used.
3115 for (unsigned i = RegStart; i != RegEnd; ++i) {
3116 unsigned Reg = RegClassRegs[i];
3117 Regs.push_back(Reg);
3118 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
3119 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
3120 }
3121
3122 return RegsForValue(Regs, *RC->vt_begin(), VT);
3123 }
3124 }
3125
3126 // Otherwise, we couldn't allocate enough registers for this.
3127 return RegsForValue();
Chris Lattner1558fc62006-02-01 18:59:47 +00003128}
3129
Chris Lattnerd27f95e2007-01-29 23:45:14 +00003130/// getConstraintGenerality - Return an integer indicating how general CT is.
3131static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3132 switch (CT) {
3133 default: assert(0 && "Unknown constraint type!");
3134 case TargetLowering::C_Other:
3135 case TargetLowering::C_Unknown:
3136 return 0;
3137 case TargetLowering::C_Register:
3138 return 1;
3139 case TargetLowering::C_RegisterClass:
3140 return 2;
3141 case TargetLowering::C_Memory:
3142 return 3;
3143 }
3144}
3145
3146static std::string GetMostGeneralConstraint(std::vector<std::string> &C,
3147 const TargetLowering &TLI) {
3148 assert(!C.empty() && "Must have at least one constraint");
3149 if (C.size() == 1) return C[0];
3150
3151 std::string *Current = &C[0];
3152 // If we have multiple constraints, try to pick the most general one ahead
3153 // of time. This isn't a wonderful solution, but handles common cases.
Chris Lattnerd6855142007-03-25 02:14:49 +00003154 TargetLowering::ConstraintType Flavor = TLI.getConstraintType(Current[0]);
Chris Lattnerd27f95e2007-01-29 23:45:14 +00003155 for (unsigned j = 1, e = C.size(); j != e; ++j) {
Chris Lattnerd6855142007-03-25 02:14:49 +00003156 TargetLowering::ConstraintType ThisFlavor = TLI.getConstraintType(C[j]);
Chris Lattnerd27f95e2007-01-29 23:45:14 +00003157 if (getConstraintGenerality(ThisFlavor) >
3158 getConstraintGenerality(Flavor)) {
3159 // This constraint letter is more general than the previous one,
3160 // use it.
3161 Flavor = ThisFlavor;
3162 Current = &C[j];
3163 }
3164 }
3165 return *Current;
3166}
3167
Chris Lattner6f87d182006-02-22 22:37:12 +00003168
Chris Lattner476e67b2006-01-26 22:24:51 +00003169/// visitInlineAsm - Handle a call to an InlineAsm object.
3170///
3171void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
3172 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
3173
3174 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
3175 MVT::Other);
3176
Chris Lattner3a5ed552006-02-01 01:28:23 +00003177 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner7ad77df2006-02-22 00:56:39 +00003178 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattner476e67b2006-01-26 22:24:51 +00003179
3180 /// AsmNodeOperands - A list of pairs. The first element is a register, the
3181 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
3182 /// if it is a def of that register.
3183 std::vector<SDOperand> AsmNodeOperands;
3184 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3185 AsmNodeOperands.push_back(AsmStr);
3186
3187 SDOperand Chain = getRoot();
3188 SDOperand Flag;
3189
Chris Lattner1558fc62006-02-01 18:59:47 +00003190 // We fully assign registers here at isel time. This is not optimal, but
3191 // should work. For register classes that correspond to LLVM classes, we
3192 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
3193 // over the constraints, collecting fixed registers that we know we can't use.
3194 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner7ad77df2006-02-22 00:56:39 +00003195 unsigned OpNum = 1;
Chris Lattner1558fc62006-02-01 18:59:47 +00003196 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattnerd27f95e2007-01-29 23:45:14 +00003197 std::string ConstraintCode =
3198 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner7f5880b2006-02-02 00:25:23 +00003199
Chris Lattner7ad77df2006-02-22 00:56:39 +00003200 MVT::ValueType OpVT;
3201
3202 // Compute the value type for each operand and add it to ConstraintVTs.
3203 switch (Constraints[i].Type) {
3204 case InlineAsm::isOutput:
3205 if (!Constraints[i].isIndirectOutput) {
3206 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
3207 OpVT = TLI.getValueType(I.getType());
3208 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00003209 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner7ad77df2006-02-22 00:56:39 +00003210 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
3211 OpNum++; // Consumes a call operand.
3212 }
3213 break;
3214 case InlineAsm::isInput:
3215 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
3216 OpNum++; // Consumes a call operand.
3217 break;
3218 case InlineAsm::isClobber:
3219 OpVT = MVT::Other;
3220 break;
3221 }
3222
3223 ConstraintVTs.push_back(OpVT);
3224
Chris Lattner6f87d182006-02-22 22:37:12 +00003225 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
3226 continue; // Not assigned a fixed reg.
Chris Lattner7ad77df2006-02-22 00:56:39 +00003227
Chris Lattner6f87d182006-02-22 22:37:12 +00003228 // Build a list of regs that this operand uses. This always has a single
3229 // element for promoted/expanded operands.
3230 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
3231 false, false,
3232 OutputRegs, InputRegs);
Chris Lattner1558fc62006-02-01 18:59:47 +00003233
3234 switch (Constraints[i].Type) {
3235 case InlineAsm::isOutput:
3236 // We can't assign any other output to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00003237 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00003238 // If this is an early-clobber output, it cannot be assigned to the same
3239 // value as the input reg.
Chris Lattner7f5880b2006-02-02 00:25:23 +00003240 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner6f87d182006-02-22 22:37:12 +00003241 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00003242 break;
Chris Lattner7ad77df2006-02-22 00:56:39 +00003243 case InlineAsm::isInput:
3244 // We can't assign any other input to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00003245 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner7ad77df2006-02-22 00:56:39 +00003246 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00003247 case InlineAsm::isClobber:
3248 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner6f87d182006-02-22 22:37:12 +00003249 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
3250 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00003251 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00003252 }
3253 }
Chris Lattner3a5ed552006-02-01 01:28:23 +00003254
Chris Lattner5c79f982006-02-21 23:12:12 +00003255 // Loop over all of the inputs, copying the operand values into the
3256 // appropriate registers and processing the output regs.
Chris Lattner6f87d182006-02-22 22:37:12 +00003257 RegsForValue RetValRegs;
3258 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner7ad77df2006-02-22 00:56:39 +00003259 OpNum = 1;
Chris Lattner5c79f982006-02-21 23:12:12 +00003260
Chris Lattner2e56e892006-01-31 02:03:41 +00003261 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattnerd27f95e2007-01-29 23:45:14 +00003262 std::string ConstraintCode =
3263 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner7ad77df2006-02-22 00:56:39 +00003264
Chris Lattner3a5ed552006-02-01 01:28:23 +00003265 switch (Constraints[i].Type) {
3266 case InlineAsm::isOutput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00003267 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
3268 if (ConstraintCode.size() == 1) // not a physreg name.
Chris Lattnerd6855142007-03-25 02:14:49 +00003269 CTy = TLI.getConstraintType(ConstraintCode);
Chris Lattner9fed5b62006-02-27 23:45:39 +00003270
3271 if (CTy == TargetLowering::C_Memory) {
3272 // Memory output.
3273 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
3274
3275 // Check that the operand (the address to store to) isn't a float.
3276 if (!MVT::isInteger(InOperandVal.getValueType()))
3277 assert(0 && "MATCH FAIL!");
3278
3279 if (!Constraints[i].isIndirectOutput)
3280 assert(0 && "MATCH FAIL!");
3281
3282 OpNum++; // Consumes a call operand.
3283
3284 // Extend/truncate to the right pointer type if needed.
3285 MVT::ValueType PtrType = TLI.getPointerTy();
3286 if (InOperandVal.getValueType() < PtrType)
3287 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
3288 else if (InOperandVal.getValueType() > PtrType)
3289 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
3290
3291 // Add information to the INLINEASM node to know about this output.
3292 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3293 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3294 AsmNodeOperands.push_back(InOperandVal);
3295 break;
3296 }
3297
3298 // Otherwise, this is a register output.
3299 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
3300
Chris Lattner6f87d182006-02-22 22:37:12 +00003301 // If this is an early-clobber output, or if there is an input
3302 // constraint that matches this, we need to reserve the input register
3303 // so no other inputs allocate to it.
3304 bool UsesInputRegister = false;
3305 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
3306 UsesInputRegister = true;
3307
3308 // Copy the output from the appropriate register. Find a register that
Chris Lattner7ad77df2006-02-22 00:56:39 +00003309 // we can use.
Chris Lattner6f87d182006-02-22 22:37:12 +00003310 RegsForValue Regs =
3311 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
3312 true, UsesInputRegister,
3313 OutputRegs, InputRegs);
Chris Lattner968f8032006-10-31 07:33:13 +00003314 if (Regs.Regs.empty()) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003315 cerr << "Couldn't allocate output reg for contraint '"
3316 << ConstraintCode << "'!\n";
Chris Lattner968f8032006-10-31 07:33:13 +00003317 exit(1);
3318 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00003319
Chris Lattner3a5ed552006-02-01 01:28:23 +00003320 if (!Constraints[i].isIndirectOutput) {
Chris Lattner6f87d182006-02-22 22:37:12 +00003321 assert(RetValRegs.Regs.empty() &&
Chris Lattner3a5ed552006-02-01 01:28:23 +00003322 "Cannot have multiple output constraints yet!");
Chris Lattner3a5ed552006-02-01 01:28:23 +00003323 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner6f87d182006-02-22 22:37:12 +00003324 RetValRegs = Regs;
Chris Lattner3a5ed552006-02-01 01:28:23 +00003325 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00003326 IndirectStoresToEmit.push_back(std::make_pair(Regs,
3327 I.getOperand(OpNum)));
Chris Lattner3a5ed552006-02-01 01:28:23 +00003328 OpNum++; // Consumes a call operand.
3329 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003330
3331 // Add information to the INLINEASM node to know that this register is
3332 // set.
Chris Lattner571d9642006-02-23 19:21:04 +00003333 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003334 break;
3335 }
3336 case InlineAsm::isInput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00003337 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner1558fc62006-02-01 18:59:47 +00003338 OpNum++; // Consumes a call operand.
Chris Lattner65ad53f2006-02-04 02:16:44 +00003339
Chris Lattner7f5880b2006-02-02 00:25:23 +00003340 if (isdigit(ConstraintCode[0])) { // Matching constraint?
3341 // If this is required to match an output register we have already set,
3342 // just use its register.
3343 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner65ad53f2006-02-04 02:16:44 +00003344
Chris Lattner571d9642006-02-23 19:21:04 +00003345 // Scan until we find the definition we already emitted of this operand.
3346 // When we find it, create a RegsForValue operand.
3347 unsigned CurOp = 2; // The first operand.
3348 for (; OperandNo; --OperandNo) {
3349 // Advance to the next operand.
3350 unsigned NumOps =
3351 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnerb0305322006-07-20 19:02:21 +00003352 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3353 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattner571d9642006-02-23 19:21:04 +00003354 "Skipped past definitions?");
3355 CurOp += (NumOps>>3)+1;
3356 }
3357
3358 unsigned NumOps =
3359 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnere3eeb242007-02-01 01:21:12 +00003360 if ((NumOps & 7) == 2 /*REGDEF*/) {
3361 // Add NumOps>>3 registers to MatchedRegs.
3362 RegsForValue MatchedRegs;
3363 MatchedRegs.ValueVT = InOperandVal.getValueType();
3364 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3365 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3366 unsigned Reg =
3367 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3368 MatchedRegs.Regs.push_back(Reg);
3369 }
Chris Lattner571d9642006-02-23 19:21:04 +00003370
Chris Lattnere3eeb242007-02-01 01:21:12 +00003371 // Use the produced MatchedRegs object to
3372 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
3373 TLI.getPointerTy());
3374 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3375 break;
3376 } else {
3377 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3378 assert(0 && "matching constraints for memory operands unimp");
Chris Lattner571d9642006-02-23 19:21:04 +00003379 }
Chris Lattner7f5880b2006-02-02 00:25:23 +00003380 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003381
3382 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
3383 if (ConstraintCode.size() == 1) // not a physreg name.
Chris Lattnerd6855142007-03-25 02:14:49 +00003384 CTy = TLI.getConstraintType(ConstraintCode);
Chris Lattner7ef7a642006-02-24 01:11:24 +00003385
3386 if (CTy == TargetLowering::C_Other) {
Chris Lattner6f043b92006-10-31 19:41:18 +00003387 InOperandVal = TLI.isOperandValidForConstraint(InOperandVal,
3388 ConstraintCode[0], DAG);
3389 if (!InOperandVal.Val) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003390 cerr << "Invalid operand for inline asm constraint '"
3391 << ConstraintCode << "'!\n";
Chris Lattner6f043b92006-10-31 19:41:18 +00003392 exit(1);
3393 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003394
3395 // Add information to the INLINEASM node to know about this input.
3396 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
3397 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3398 AsmNodeOperands.push_back(InOperandVal);
3399 break;
3400 } else if (CTy == TargetLowering::C_Memory) {
3401 // Memory input.
3402
Chris Lattnerce8aba02007-03-08 22:29:47 +00003403 // If the operand is a float, spill to a constant pool entry to get its
3404 // address.
3405 if (ConstantFP *Val = dyn_cast<ConstantFP>(I.getOperand(OpNum-1)))
3406 InOperandVal = DAG.getConstantPool(Val, TLI.getPointerTy());
3407
Chris Lattnerb7bc3f22007-03-08 07:07:03 +00003408 if (!MVT::isInteger(InOperandVal.getValueType())) {
Chris Lattnerce8aba02007-03-08 22:29:47 +00003409 cerr << "Match failed, cannot handle this yet!\n";
3410 InOperandVal.Val->dump();
Chris Lattnerb7bc3f22007-03-08 07:07:03 +00003411 exit(1);
3412 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00003413
3414 // Extend/truncate to the right pointer type if needed.
3415 MVT::ValueType PtrType = TLI.getPointerTy();
3416 if (InOperandVal.getValueType() < PtrType)
3417 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
3418 else if (InOperandVal.getValueType() > PtrType)
3419 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
3420
3421 // Add information to the INLINEASM node to know about this input.
3422 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3423 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3424 AsmNodeOperands.push_back(InOperandVal);
3425 break;
3426 }
3427
3428 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
3429
3430 // Copy the input into the appropriate registers.
3431 RegsForValue InRegs =
3432 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
3433 false, true, OutputRegs, InputRegs);
3434 // FIXME: should be match fail.
3435 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
3436
Evan Chengef9e07d2006-06-15 08:11:54 +00003437 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner7ef7a642006-02-24 01:11:24 +00003438
3439 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003440 break;
3441 }
Chris Lattner571d9642006-02-23 19:21:04 +00003442 case InlineAsm::isClobber: {
3443 RegsForValue ClobberedRegs =
3444 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
3445 OutputRegs, InputRegs);
3446 // Add the clobbered value to the operand list, so that the register
3447 // allocator is aware that the physreg got clobbered.
3448 if (!ClobberedRegs.Regs.empty())
3449 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00003450 break;
3451 }
Chris Lattner571d9642006-02-23 19:21:04 +00003452 }
Chris Lattner2e56e892006-01-31 02:03:41 +00003453 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003454
3455 // Finish up input operands.
3456 AsmNodeOperands[0] = Chain;
3457 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3458
Chris Lattnerbd887772006-08-14 23:53:35 +00003459 Chain = DAG.getNode(ISD::INLINEASM,
3460 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003461 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003462 Flag = Chain.getValue(1);
3463
Chris Lattner2e56e892006-01-31 02:03:41 +00003464 // If this asm returns a register value, copy the result from that register
3465 // and set it as the value of the call.
Chris Lattner51114992007-04-12 06:00:20 +00003466 if (!RetValRegs.Regs.empty()) {
3467 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, Flag);
3468
3469 // If the result of the inline asm is a vector, it may have the wrong
3470 // width/num elts. Make sure to convert it to the right type with
3471 // vbit_convert.
3472 if (Val.getValueType() == MVT::Vector) {
3473 const VectorType *VTy = cast<VectorType>(I.getType());
3474 unsigned DesiredNumElts = VTy->getNumElements();
3475 MVT::ValueType DesiredEltVT = TLI.getValueType(VTy->getElementType());
3476
3477 Val = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
3478 DAG.getConstant(DesiredNumElts, MVT::i32),
3479 DAG.getValueType(DesiredEltVT));
3480 }
3481
3482 setValue(&I, Val);
3483 }
Chris Lattner476e67b2006-01-26 22:24:51 +00003484
Chris Lattner2e56e892006-01-31 02:03:41 +00003485 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3486
3487 // Process indirect outputs, first output all of the flagged copies out of
3488 // physregs.
3489 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner6f87d182006-02-22 22:37:12 +00003490 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner2e56e892006-01-31 02:03:41 +00003491 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner6f87d182006-02-22 22:37:12 +00003492 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
3493 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner2e56e892006-01-31 02:03:41 +00003494 }
3495
3496 // Emit the non-flagged stores from the physregs.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003497 SmallVector<SDOperand, 8> OutChains;
Chris Lattner2e56e892006-01-31 02:03:41 +00003498 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Evan Chengdf9ac472006-10-05 23:01:46 +00003499 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner2e56e892006-01-31 02:03:41 +00003500 getValue(StoresToEmit[i].second),
Evan Chengab51cf22006-10-13 21:14:26 +00003501 StoresToEmit[i].second, 0));
Chris Lattner2e56e892006-01-31 02:03:41 +00003502 if (!OutChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003503 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3504 &OutChains[0], OutChains.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00003505 DAG.setRoot(Chain);
3506}
3507
3508
Chris Lattner7a60d912005-01-07 07:47:53 +00003509void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3510 SDOperand Src = getValue(I.getOperand(0));
3511
3512 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnereccb73d2005-01-22 23:04:37 +00003513
3514 if (IntPtr < Src.getValueType())
3515 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3516 else if (IntPtr > Src.getValueType())
3517 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner7a60d912005-01-07 07:47:53 +00003518
3519 // Scale the source by the type size.
Owen Anderson20a631f2006-05-03 01:29:57 +00003520 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner7a60d912005-01-07 07:47:53 +00003521 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
3522 Src, getIntPtrConstant(ElementSize));
3523
Reid Spencere63b6512006-12-31 05:55:36 +00003524 TargetLowering::ArgListTy Args;
3525 TargetLowering::ArgListEntry Entry;
3526 Entry.Node = Src;
3527 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003528 Args.push_back(Entry);
Chris Lattner1f45cd72005-01-08 19:26:18 +00003529
3530 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003531 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003532 DAG.getExternalSymbol("malloc", IntPtr),
3533 Args, DAG);
3534 setValue(&I, Result.first); // Pointers always fit in registers
3535 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003536}
3537
3538void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencere63b6512006-12-31 05:55:36 +00003539 TargetLowering::ArgListTy Args;
3540 TargetLowering::ArgListEntry Entry;
3541 Entry.Node = getValue(I.getOperand(0));
3542 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003543 Args.push_back(Entry);
Chris Lattner7a60d912005-01-07 07:47:53 +00003544 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner1f45cd72005-01-08 19:26:18 +00003545 std::pair<SDOperand,SDOperand> Result =
Reid Spencere63b6512006-12-31 05:55:36 +00003546 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00003547 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3548 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003549}
3550
Chris Lattner13d7c252005-08-26 20:54:47 +00003551// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3552// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3553// instructions are special in various ways, which require special support to
3554// insert. The specified MachineInstr is created but not inserted into any
3555// basic blocks, and the scheduler passes ownership of it to this method.
3556MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3557 MachineBasicBlock *MBB) {
Bill Wendling22e978a2006-12-07 20:04:42 +00003558 cerr << "If a target marks an instruction with "
3559 << "'usesCustomDAGSchedInserter', it must implement "
3560 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner13d7c252005-08-26 20:54:47 +00003561 abort();
3562 return 0;
3563}
3564
Chris Lattner58cfd792005-01-09 00:00:49 +00003565void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003566 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3567 getValue(I.getOperand(1)),
3568 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner58cfd792005-01-09 00:00:49 +00003569}
3570
3571void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003572 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3573 getValue(I.getOperand(0)),
3574 DAG.getSrcValue(I.getOperand(0)));
3575 setValue(&I, V);
3576 DAG.setRoot(V.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00003577}
3578
3579void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003580 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3581 getValue(I.getOperand(1)),
3582 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003583}
3584
3585void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00003586 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3587 getValue(I.getOperand(1)),
3588 getValue(I.getOperand(2)),
3589 DAG.getSrcValue(I.getOperand(1)),
3590 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner7a60d912005-01-07 07:47:53 +00003591}
3592
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003593/// ExpandScalarFormalArgs - Recursively expand the formal_argument node, either
3594/// bit_convert it or join a pair of them with a BUILD_PAIR when appropriate.
3595static SDOperand ExpandScalarFormalArgs(MVT::ValueType VT, SDNode *Arg,
3596 unsigned &i, SelectionDAG &DAG,
3597 TargetLowering &TLI) {
3598 if (TLI.getTypeAction(VT) != TargetLowering::Expand)
3599 return SDOperand(Arg, i++);
3600
3601 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3602 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3603 if (NumVals == 1) {
3604 return DAG.getNode(ISD::BIT_CONVERT, VT,
3605 ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI));
3606 } else if (NumVals == 2) {
3607 SDOperand Lo = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3608 SDOperand Hi = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3609 if (!TLI.isLittleEndian())
3610 std::swap(Lo, Hi);
3611 return DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
3612 } else {
3613 // Value scalarized into many values. Unimp for now.
3614 assert(0 && "Cannot expand i64 -> i16 yet!");
3615 }
3616 return SDOperand();
3617}
3618
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003619/// TargetLowering::LowerArguments - This is the default LowerArguments
3620/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattneraaa23d92006-05-16 22:53:20 +00003621/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3622/// integrated into SDISel.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003623std::vector<SDOperand>
3624TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003625 const FunctionType *FTy = F.getFunctionType();
Reid Spencer71b79e32007-04-09 06:17:21 +00003626 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003627 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3628 std::vector<SDOperand> Ops;
Chris Lattner3d826992006-05-16 06:45:34 +00003629 Ops.push_back(DAG.getRoot());
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003630 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3631 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3632
3633 // Add one result value for each formal argument.
3634 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov06f7d4b2007-01-28 18:01:49 +00003635 unsigned j = 1;
Anton Korobeynikov9fa38392007-01-28 16:04:40 +00003636 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3637 I != E; ++I, ++j) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003638 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003639 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003640 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003641 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003642
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003643 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3644 // that is zero extended!
Reid Spencera472f662007-04-11 02:44:20 +00003645 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003646 Flags &= ~(ISD::ParamFlags::SExt);
Reid Spencera472f662007-04-11 02:44:20 +00003647 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003648 Flags |= ISD::ParamFlags::SExt;
Reid Spencera472f662007-04-11 02:44:20 +00003649 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003650 Flags |= ISD::ParamFlags::InReg;
Reid Spencera472f662007-04-11 02:44:20 +00003651 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003652 Flags |= ISD::ParamFlags::StructReturn;
3653 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerab5d0ac2007-02-26 02:56:58 +00003654
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003655 switch (getTypeAction(VT)) {
3656 default: assert(0 && "Unknown type action!");
3657 case Legal:
3658 RetVals.push_back(VT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003659 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003660 break;
3661 case Promote:
3662 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003663 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003664 break;
3665 case Expand:
3666 if (VT != MVT::Vector) {
3667 // If this is a large integer, it needs to be broken up into small
3668 // integers. Figure out what the destination type is and how many small
3669 // integers it turns into.
Evan Cheng22cf8992006-12-13 20:57:08 +00003670 MVT::ValueType NVT = getTypeToExpandTo(VT);
3671 unsigned NumVals = getNumElements(VT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003672 for (unsigned i = 0; i != NumVals; ++i) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003673 RetVals.push_back(NVT);
Lauro Ramos Venancioabde3cc2007-02-13 18:10:13 +00003674 // if it isn't first piece, alignment must be 1
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003675 if (i > 0)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003676 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3677 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003678 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
3679 }
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003680 } else {
3681 // Otherwise, this is a vector type. We only support legal vectors
3682 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003683 unsigned NumElems = cast<VectorType>(I->getType())->getNumElements();
3684 const Type *EltTy = cast<VectorType>(I->getType())->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00003685
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003686 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003687 // type. If so, convert to the vector type.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003688 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3689 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3690 RetVals.push_back(TVT);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003691 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003692 } else {
3693 assert(0 && "Don't support illegal by-val vector arguments yet!");
3694 }
3695 }
3696 break;
3697 }
3698 }
Evan Cheng9618df12006-04-25 23:03:35 +00003699
Chris Lattner3d826992006-05-16 06:45:34 +00003700 RetVals.push_back(MVT::Other);
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003701
3702 // Create the node.
Chris Lattnerbd887772006-08-14 23:53:35 +00003703 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3704 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003705 &Ops[0], Ops.size()).Val;
Chris Lattner3d826992006-05-16 06:45:34 +00003706
3707 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003708
3709 // Set up the return result vector.
3710 Ops.clear();
3711 unsigned i = 0;
Reid Spencere63b6512006-12-31 05:55:36 +00003712 unsigned Idx = 1;
3713 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3714 ++I, ++Idx) {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003715 MVT::ValueType VT = getValueType(I->getType());
3716
3717 switch (getTypeAction(VT)) {
3718 default: assert(0 && "Unknown type action!");
3719 case Legal:
3720 Ops.push_back(SDOperand(Result, i++));
3721 break;
3722 case Promote: {
3723 SDOperand Op(Result, i++);
3724 if (MVT::isInteger(VT)) {
Reid Spencera472f662007-04-11 02:44:20 +00003725 if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003726 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3727 DAG.getValueType(VT));
Reid Spencera472f662007-04-11 02:44:20 +00003728 else if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattner96035be2007-01-04 22:22:37 +00003729 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3730 DAG.getValueType(VT));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003731 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3732 } else {
3733 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3734 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3735 }
3736 Ops.push_back(Op);
3737 break;
3738 }
3739 case Expand:
3740 if (VT != MVT::Vector) {
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003741 // If this is a large integer or a floating point node that needs to be
3742 // expanded, it needs to be reassembled from small integers. Figure out
3743 // what the source elt type is and how many small integers it is.
3744 Ops.push_back(ExpandScalarFormalArgs(VT, Result, i, DAG, *this));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003745 } else {
3746 // Otherwise, this is a vector type. We only support legal vectors
3747 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003748 const VectorType *PTy = cast<VectorType>(I->getType());
Evan Chengd43c5c62006-04-28 05:25:15 +00003749 unsigned NumElems = PTy->getNumElements();
3750 const Type *EltTy = PTy->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00003751
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003752 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003753 // type. If so, convert to the vector type.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003754 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner7949c2e2006-05-17 20:49:36 +00003755 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Chengd43c5c62006-04-28 05:25:15 +00003756 SDOperand N = SDOperand(Result, i++);
3757 // Handle copies from generic vectors to registers.
Chris Lattner7949c2e2006-05-17 20:49:36 +00003758 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
3759 DAG.getConstant(NumElems, MVT::i32),
3760 DAG.getValueType(getValueType(EltTy)));
3761 Ops.push_back(N);
3762 } else {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003763 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerb77ba732006-05-16 23:39:44 +00003764 abort();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00003765 }
3766 }
3767 break;
3768 }
3769 }
3770 return Ops;
3771}
3772
Chris Lattneraaa23d92006-05-16 22:53:20 +00003773
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003774/// ExpandScalarCallArgs - Recursively expand call argument node by
3775/// bit_converting it or extract a pair of elements from the larger node.
3776static void ExpandScalarCallArgs(MVT::ValueType VT, SDOperand Arg,
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003777 unsigned Flags,
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003778 SmallVector<SDOperand, 32> &Ops,
3779 SelectionDAG &DAG,
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003780 TargetLowering &TLI,
3781 bool isFirst = true) {
3782
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003783 if (TLI.getTypeAction(VT) != TargetLowering::Expand) {
Lauro Ramos Venancioabde3cc2007-02-13 18:10:13 +00003784 // if it isn't first piece, alignment must be 1
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003785 if (!isFirst)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003786 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3787 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003788 Ops.push_back(Arg);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003789 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003790 return;
3791 }
3792
3793 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3794 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3795 if (NumVals == 1) {
3796 Arg = DAG.getNode(ISD::BIT_CONVERT, EVT, Arg);
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003797 ExpandScalarCallArgs(EVT, Arg, Flags, Ops, DAG, TLI, isFirst);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003798 } else if (NumVals == 2) {
3799 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3800 DAG.getConstant(0, TLI.getPointerTy()));
3801 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3802 DAG.getConstant(1, TLI.getPointerTy()));
3803 if (!TLI.isLittleEndian())
3804 std::swap(Lo, Hi);
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003805 ExpandScalarCallArgs(EVT, Lo, Flags, Ops, DAG, TLI, isFirst);
3806 ExpandScalarCallArgs(EVT, Hi, Flags, Ops, DAG, TLI, false);
Evan Cheng0c0b78c2006-12-12 07:27:38 +00003807 } else {
3808 // Value scalarized into many values. Unimp for now.
3809 assert(0 && "Cannot expand i64 -> i16 yet!");
3810 }
3811}
3812
Chris Lattneraaa23d92006-05-16 22:53:20 +00003813/// TargetLowering::LowerCallTo - This is the default LowerCallTo
3814/// implementation, which just inserts an ISD::CALL node, which is later custom
3815/// lowered by the target to something concrete. FIXME: When all targets are
3816/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
3817std::pair<SDOperand, SDOperand>
Reid Spencere63b6512006-12-31 05:55:36 +00003818TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
3819 bool RetTyIsSigned, bool isVarArg,
Chris Lattneraaa23d92006-05-16 22:53:20 +00003820 unsigned CallingConv, bool isTailCall,
3821 SDOperand Callee,
3822 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner65879ca2006-08-16 22:57:46 +00003823 SmallVector<SDOperand, 32> Ops;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003824 Ops.push_back(Chain); // Op#0 - Chain
3825 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
3826 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
3827 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
3828 Ops.push_back(Callee);
3829
3830 // Handle all of the outgoing arguments.
3831 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencere63b6512006-12-31 05:55:36 +00003832 MVT::ValueType VT = getValueType(Args[i].Ty);
3833 SDOperand Op = Args[i].Node;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003834 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003835 unsigned OriginalAlignment =
Chris Lattner945e4372007-02-14 05:52:17 +00003836 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003837
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003838 if (Args[i].isSExt)
3839 Flags |= ISD::ParamFlags::SExt;
3840 if (Args[i].isZExt)
3841 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003842 if (Args[i].isInReg)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003843 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003844 if (Args[i].isSRet)
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003845 Flags |= ISD::ParamFlags::StructReturn;
3846 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikovf0b93162007-03-06 06:10:33 +00003847
Chris Lattneraaa23d92006-05-16 22:53:20 +00003848 switch (getTypeAction(VT)) {
3849 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio9956dcf2007-02-13 13:50:08 +00003850 case Legal:
Chris Lattneraaa23d92006-05-16 22:53:20 +00003851 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003852 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00003853 break;
3854 case Promote:
3855 if (MVT::isInteger(VT)) {
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00003856 unsigned ExtOp;
3857 if (Args[i].isSExt)
3858 ExtOp = ISD::SIGN_EXTEND;
3859 else if (Args[i].isZExt)
3860 ExtOp = ISD::ZERO_EXTEND;
3861 else
3862 ExtOp = ISD::ANY_EXTEND;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003863 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
3864 } else {
3865 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3866 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
3867 }
3868 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003869 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00003870 break;
3871 case Expand:
3872 if (VT != MVT::Vector) {
3873 // If this is a large integer, it needs to be broken down into small
3874 // integers. Figure out what the source elt type is and how many small
3875 // integers it is.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003876 ExpandScalarCallArgs(VT, Op, Flags, Ops, DAG, *this);
Chris Lattneraaa23d92006-05-16 22:53:20 +00003877 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00003878 // Otherwise, this is a vector type. We only support legal vectors
3879 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003880 const VectorType *PTy = cast<VectorType>(Args[i].Ty);
Chris Lattnerb77ba732006-05-16 23:39:44 +00003881 unsigned NumElems = PTy->getNumElements();
3882 const Type *EltTy = PTy->getElementType();
3883
3884 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003885 // type. If so, convert to the vector type.
Chris Lattnerb77ba732006-05-16 23:39:44 +00003886 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner938155c2006-05-17 20:43:21 +00003887 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Reid Spencer09575ba2007-02-15 03:39:18 +00003888 // Insert a VBIT_CONVERT of the MVT::Vector type to the vector type.
Chris Lattner938155c2006-05-17 20:43:21 +00003889 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
3890 Ops.push_back(Op);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003891 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattner938155c2006-05-17 20:43:21 +00003892 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00003893 assert(0 && "Don't support illegal by-val vector call args yet!");
3894 abort();
3895 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00003896 }
3897 break;
3898 }
3899 }
3900
3901 // Figure out the result value types.
Chris Lattner65879ca2006-08-16 22:57:46 +00003902 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003903
3904 if (RetTy != Type::VoidTy) {
3905 MVT::ValueType VT = getValueType(RetTy);
3906 switch (getTypeAction(VT)) {
3907 default: assert(0 && "Unknown type action!");
3908 case Legal:
3909 RetTys.push_back(VT);
3910 break;
3911 case Promote:
3912 RetTys.push_back(getTypeToTransformTo(VT));
3913 break;
3914 case Expand:
3915 if (VT != MVT::Vector) {
3916 // If this is a large integer, it needs to be reassembled from small
3917 // integers. Figure out what the source elt type is and how many small
3918 // integers it is.
Evan Cheng22cf8992006-12-13 20:57:08 +00003919 MVT::ValueType NVT = getTypeToExpandTo(VT);
3920 unsigned NumVals = getNumElements(VT);
Chris Lattneraaa23d92006-05-16 22:53:20 +00003921 for (unsigned i = 0; i != NumVals; ++i)
3922 RetTys.push_back(NVT);
3923 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00003924 // Otherwise, this is a vector type. We only support legal vectors
3925 // right now.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003926 const VectorType *PTy = cast<VectorType>(RetTy);
Chris Lattnerb77ba732006-05-16 23:39:44 +00003927 unsigned NumElems = PTy->getNumElements();
3928 const Type *EltTy = PTy->getElementType();
3929
3930 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003931 // type. If so, convert to the vector type.
Chris Lattnerb77ba732006-05-16 23:39:44 +00003932 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3933 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3934 RetTys.push_back(TVT);
3935 } else {
3936 assert(0 && "Don't support illegal by-val vector call results yet!");
3937 abort();
3938 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00003939 }
3940 }
3941 }
3942
3943 RetTys.push_back(MVT::Other); // Always has a chain.
3944
3945 // Finally, create the CALL node.
Chris Lattner65879ca2006-08-16 22:57:46 +00003946 SDOperand Res = DAG.getNode(ISD::CALL,
3947 DAG.getVTList(&RetTys[0], RetTys.size()),
3948 &Ops[0], Ops.size());
Chris Lattneraaa23d92006-05-16 22:53:20 +00003949
3950 // This returns a pair of operands. The first element is the
3951 // return value for the function (if RetTy is not VoidTy). The second
3952 // element is the outgoing token chain.
3953 SDOperand ResVal;
3954 if (RetTys.size() != 1) {
3955 MVT::ValueType VT = getValueType(RetTy);
3956 if (RetTys.size() == 2) {
3957 ResVal = Res;
3958
3959 // If this value was promoted, truncate it down.
3960 if (ResVal.getValueType() != VT) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00003961 if (VT == MVT::Vector) {
Chris Lattner77f04792007-03-25 05:00:54 +00003962 // Insert a VBIT_CONVERT to convert from the packed result type to the
Chris Lattnerb77ba732006-05-16 23:39:44 +00003963 // MVT::Vector type.
Reid Spencerd84d35b2007-02-15 02:26:10 +00003964 unsigned NumElems = cast<VectorType>(RetTy)->getNumElements();
3965 const Type *EltTy = cast<VectorType>(RetTy)->getElementType();
Chris Lattnerb77ba732006-05-16 23:39:44 +00003966
3967 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencer09575ba2007-02-15 03:39:18 +00003968 // type. If so, convert to the vector type.
Chris Lattner296a83c2007-02-01 04:55:59 +00003969 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy),NumElems);
Chris Lattnerb77ba732006-05-16 23:39:44 +00003970 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00003971 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
3972 // "N x PTyElementVT" MVT::Vector type.
3973 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattner7949c2e2006-05-17 20:49:36 +00003974 DAG.getConstant(NumElems, MVT::i32),
3975 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerb77ba732006-05-16 23:39:44 +00003976 } else {
3977 abort();
3978 }
3979 } else if (MVT::isInteger(VT)) {
Reid Spencere63b6512006-12-31 05:55:36 +00003980 unsigned AssertOp = ISD::AssertSext;
3981 if (!RetTyIsSigned)
3982 AssertOp = ISD::AssertZext;
Chris Lattneraaa23d92006-05-16 22:53:20 +00003983 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
3984 DAG.getValueType(VT));
3985 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
3986 } else {
3987 assert(MVT::isFloatingPoint(VT));
Evan Cheng4eee7242006-12-09 02:42:38 +00003988 if (getTypeAction(VT) == Expand)
3989 ResVal = DAG.getNode(ISD::BIT_CONVERT, VT, ResVal);
3990 else
3991 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
Chris Lattneraaa23d92006-05-16 22:53:20 +00003992 }
3993 }
3994 } else if (RetTys.size() == 3) {
3995 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
3996 Res.getValue(0), Res.getValue(1));
3997
3998 } else {
3999 assert(0 && "Case not handled yet!");
4000 }
4001 }
4002
4003 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
4004}
4005
Chris Lattner29dcc712005-05-14 05:50:48 +00004006SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner897cd7d2005-01-16 07:28:41 +00004007 assert(0 && "LowerOperation not implemented for this target!");
4008 abort();
Misha Brukman73e929f2005-02-17 21:39:27 +00004009 return SDOperand();
Chris Lattner897cd7d2005-01-16 07:28:41 +00004010}
4011
Nate Begeman595ec732006-01-28 03:14:31 +00004012SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4013 SelectionDAG &DAG) {
4014 assert(0 && "CustomPromoteOperation not implemented for this target!");
4015 abort();
4016 return SDOperand();
4017}
4018
Evan Cheng6781b6e2006-02-15 21:59:04 +00004019/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng81fcea82006-02-14 08:22:34 +00004020/// operand.
4021static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Cheng93e48652006-02-15 22:12:35 +00004022 SelectionDAG &DAG) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004023 MVT::ValueType CurVT = VT;
4024 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4025 uint64_t Val = C->getValue() & 255;
4026 unsigned Shift = 8;
4027 while (CurVT != MVT::i8) {
4028 Val = (Val << Shift) | Val;
4029 Shift <<= 1;
4030 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004031 }
4032 return DAG.getConstant(Val, VT);
4033 } else {
4034 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4035 unsigned Shift = 8;
4036 while (CurVT != MVT::i8) {
4037 Value =
4038 DAG.getNode(ISD::OR, VT,
4039 DAG.getNode(ISD::SHL, VT, Value,
4040 DAG.getConstant(Shift, MVT::i8)), Value);
4041 Shift <<= 1;
4042 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004043 }
4044
4045 return Value;
4046 }
4047}
4048
Evan Cheng6781b6e2006-02-15 21:59:04 +00004049/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4050/// used when a memcpy is turned into a memset when the source is a constant
4051/// string ptr.
4052static SDOperand getMemsetStringVal(MVT::ValueType VT,
4053 SelectionDAG &DAG, TargetLowering &TLI,
4054 std::string &Str, unsigned Offset) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004055 uint64_t Val = 0;
4056 unsigned MSB = getSizeInBits(VT) / 8;
4057 if (TLI.isLittleEndian())
4058 Offset = Offset + MSB - 1;
4059 for (unsigned i = 0; i != MSB; ++i) {
Evan Cheng6e12a052006-11-29 01:38:07 +00004060 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng6781b6e2006-02-15 21:59:04 +00004061 Offset += TLI.isLittleEndian() ? -1 : 1;
4062 }
4063 return DAG.getConstant(Val, VT);
4064}
4065
Evan Cheng81fcea82006-02-14 08:22:34 +00004066/// getMemBasePlusOffset - Returns base and offset node for the
4067static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4068 SelectionDAG &DAG, TargetLowering &TLI) {
4069 MVT::ValueType VT = Base.getValueType();
4070 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4071}
4072
Evan Chengdb2a7a72006-02-14 20:12:38 +00004073/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Chengd5026102006-02-14 09:11:59 +00004074/// to replace the memset / memcpy is below the threshold. It also returns the
4075/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengdb2a7a72006-02-14 20:12:38 +00004076static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4077 unsigned Limit, uint64_t Size,
4078 unsigned Align, TargetLowering &TLI) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004079 MVT::ValueType VT;
4080
4081 if (TLI.allowsUnalignedMemoryAccesses()) {
4082 VT = MVT::i64;
4083 } else {
4084 switch (Align & 7) {
4085 case 0:
4086 VT = MVT::i64;
4087 break;
4088 case 4:
4089 VT = MVT::i32;
4090 break;
4091 case 2:
4092 VT = MVT::i16;
4093 break;
4094 default:
4095 VT = MVT::i8;
4096 break;
4097 }
4098 }
4099
Evan Chengd5026102006-02-14 09:11:59 +00004100 MVT::ValueType LVT = MVT::i64;
4101 while (!TLI.isTypeLegal(LVT))
4102 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4103 assert(MVT::isInteger(LVT));
Evan Cheng81fcea82006-02-14 08:22:34 +00004104
Evan Chengd5026102006-02-14 09:11:59 +00004105 if (VT > LVT)
4106 VT = LVT;
4107
Evan Cheng04514992006-02-14 23:05:54 +00004108 unsigned NumMemOps = 0;
Evan Cheng81fcea82006-02-14 08:22:34 +00004109 while (Size != 0) {
4110 unsigned VTSize = getSizeInBits(VT) / 8;
4111 while (VTSize > Size) {
4112 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00004113 VTSize >>= 1;
4114 }
Evan Chengd5026102006-02-14 09:11:59 +00004115 assert(MVT::isInteger(VT));
4116
4117 if (++NumMemOps > Limit)
4118 return false;
Evan Cheng81fcea82006-02-14 08:22:34 +00004119 MemOps.push_back(VT);
4120 Size -= VTSize;
4121 }
Evan Chengd5026102006-02-14 09:11:59 +00004122
4123 return true;
Evan Cheng81fcea82006-02-14 08:22:34 +00004124}
4125
Chris Lattner875def92005-01-11 05:56:49 +00004126void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng81fcea82006-02-14 08:22:34 +00004127 SDOperand Op1 = getValue(I.getOperand(1));
4128 SDOperand Op2 = getValue(I.getOperand(2));
4129 SDOperand Op3 = getValue(I.getOperand(3));
4130 SDOperand Op4 = getValue(I.getOperand(4));
4131 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4132 if (Align == 0) Align = 1;
4133
4134 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4135 std::vector<MVT::ValueType> MemOps;
Evan Cheng81fcea82006-02-14 08:22:34 +00004136
4137 // Expand memset / memcpy to a series of load / store ops
4138 // if the size operand falls below a certain threshold.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004139 SmallVector<SDOperand, 8> OutChains;
Evan Cheng81fcea82006-02-14 08:22:34 +00004140 switch (Op) {
Evan Cheng038521e2006-02-14 19:45:56 +00004141 default: break; // Do nothing for now.
Evan Cheng81fcea82006-02-14 08:22:34 +00004142 case ISD::MEMSET: {
Evan Chengdb2a7a72006-02-14 20:12:38 +00004143 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4144 Size->getValue(), Align, TLI)) {
Evan Chengd5026102006-02-14 09:11:59 +00004145 unsigned NumMemOps = MemOps.size();
Evan Cheng81fcea82006-02-14 08:22:34 +00004146 unsigned Offset = 0;
4147 for (unsigned i = 0; i < NumMemOps; i++) {
4148 MVT::ValueType VT = MemOps[i];
4149 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng93e48652006-02-15 22:12:35 +00004150 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chengdf9ac472006-10-05 23:01:46 +00004151 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner6f87d182006-02-22 22:37:12 +00004152 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004153 I.getOperand(1), Offset);
Evan Chenge2038bd2006-02-15 01:54:51 +00004154 OutChains.push_back(Store);
Evan Cheng81fcea82006-02-14 08:22:34 +00004155 Offset += VTSize;
4156 }
Evan Cheng81fcea82006-02-14 08:22:34 +00004157 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004158 break;
Evan Cheng81fcea82006-02-14 08:22:34 +00004159 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004160 case ISD::MEMCPY: {
4161 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4162 Size->getValue(), Align, TLI)) {
4163 unsigned NumMemOps = MemOps.size();
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004164 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004165 GlobalAddressSDNode *G = NULL;
4166 std::string Str;
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004167 bool CopyFromStr = false;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004168
4169 if (Op2.getOpcode() == ISD::GlobalAddress)
4170 G = cast<GlobalAddressSDNode>(Op2);
4171 else if (Op2.getOpcode() == ISD::ADD &&
4172 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4173 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4174 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004175 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng6781b6e2006-02-15 21:59:04 +00004176 }
4177 if (G) {
4178 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengfeba5072006-11-29 01:58:12 +00004179 if (GV && GV->isConstant()) {
Evan Cheng38280c02006-03-10 23:52:03 +00004180 Str = GV->getStringValue(false);
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004181 if (!Str.empty()) {
4182 CopyFromStr = true;
4183 SrcOff += SrcDelta;
4184 }
4185 }
Evan Cheng6781b6e2006-02-15 21:59:04 +00004186 }
4187
Evan Chenge2038bd2006-02-15 01:54:51 +00004188 for (unsigned i = 0; i < NumMemOps; i++) {
4189 MVT::ValueType VT = MemOps[i];
4190 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00004191 SDOperand Value, Chain, Store;
4192
Evan Chengc3dcf5a2006-02-16 23:11:42 +00004193 if (CopyFromStr) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00004194 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4195 Chain = getRoot();
4196 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004197 DAG.getStore(Chain, Value,
4198 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004199 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004200 } else {
4201 Value = DAG.getLoad(VT, getRoot(),
4202 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004203 I.getOperand(2), SrcOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004204 Chain = Value.getValue(1);
4205 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00004206 DAG.getStore(Chain, Value,
4207 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00004208 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004209 }
Evan Chenge2038bd2006-02-15 01:54:51 +00004210 OutChains.push_back(Store);
Evan Cheng6781b6e2006-02-15 21:59:04 +00004211 SrcOff += VTSize;
4212 DstOff += VTSize;
Evan Chenge2038bd2006-02-15 01:54:51 +00004213 }
4214 }
4215 break;
4216 }
4217 }
4218
4219 if (!OutChains.empty()) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004220 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4221 &OutChains[0], OutChains.size()));
Evan Chenge2038bd2006-02-15 01:54:51 +00004222 return;
Evan Cheng81fcea82006-02-14 08:22:34 +00004223 }
4224 }
4225
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004226 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner7a60d912005-01-07 07:47:53 +00004227}
4228
Chris Lattner875def92005-01-11 05:56:49 +00004229//===----------------------------------------------------------------------===//
4230// SelectionDAGISel code
4231//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +00004232
4233unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
4234 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
4235}
4236
Chris Lattnerc9950c12005-08-17 06:37:43 +00004237void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeydcb2b832006-10-16 20:52:31 +00004238 AU.addRequired<AliasAnalysis>();
Chris Lattnerf6a6d3c2007-03-31 04:18:03 +00004239 AU.setPreservesAll();
Chris Lattnerc9950c12005-08-17 06:37:43 +00004240}
Chris Lattner7a60d912005-01-07 07:47:53 +00004241
Chris Lattner35397782005-12-05 07:10:48 +00004242
Chris Lattnerbba52192006-10-28 19:22:10 +00004243
Chris Lattner7a60d912005-01-07 07:47:53 +00004244bool SelectionDAGISel::runOnFunction(Function &Fn) {
4245 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
4246 RegMap = MF.getSSARegMap();
Bill Wendling22e978a2006-12-07 20:04:42 +00004247 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004248
4249 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4250
4251 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4252 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukman835702a2005-04-21 22:36:52 +00004253
Evan Cheng276b44b2007-02-10 02:43:39 +00004254 // Add function live-ins to entry block live-in set.
4255 BasicBlock *EntryBB = &Fn.getEntryBlock();
4256 BB = FuncInfo.MBBMap[EntryBB];
4257 if (!MF.livein_empty())
4258 for (MachineFunction::livein_iterator I = MF.livein_begin(),
4259 E = MF.livein_end(); I != E; ++I)
4260 BB->addLiveIn(I->first);
4261
Chris Lattner7a60d912005-01-07 07:47:53 +00004262 return true;
4263}
4264
Chris Lattnered0110b2006-10-27 21:36:01 +00004265SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4266 unsigned Reg) {
4267 SDOperand Op = getValue(V);
Chris Lattnere727af02005-01-13 20:50:02 +00004268 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattner33182322005-08-16 21:55:35 +00004269 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattnere727af02005-01-13 20:50:02 +00004270 "Copy from a reg to the same reg!");
Chris Lattner33182322005-08-16 21:55:35 +00004271
4272 // If this type is not legal, we must make sure to not create an invalid
4273 // register use.
4274 MVT::ValueType SrcVT = Op.getValueType();
4275 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
Chris Lattner33182322005-08-16 21:55:35 +00004276 if (SrcVT == DestVT) {
Chris Lattnered0110b2006-10-27 21:36:01 +00004277 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner672a42d2006-03-21 19:20:37 +00004278 } else if (SrcVT == MVT::Vector) {
Chris Lattner5fe1f542006-03-31 02:06:56 +00004279 // Handle copies from generic vectors to registers.
4280 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencerd84d35b2007-02-15 02:26:10 +00004281 unsigned NE = TLI.getVectorTypeBreakdown(cast<VectorType>(V->getType()),
Chris Lattner5fe1f542006-03-31 02:06:56 +00004282 PTyElementVT, PTyLegalElementVT);
Chris Lattner672a42d2006-03-21 19:20:37 +00004283
Chris Lattner5fe1f542006-03-31 02:06:56 +00004284 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
4285 // MVT::Vector type.
4286 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
4287 DAG.getConstant(NE, MVT::i32),
4288 DAG.getValueType(PTyElementVT));
Chris Lattner672a42d2006-03-21 19:20:37 +00004289
Chris Lattner5fe1f542006-03-31 02:06:56 +00004290 // Loop over all of the elements of the resultant vector,
4291 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
4292 // copying them into output registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004293 SmallVector<SDOperand, 8> OutChains;
Chris Lattnered0110b2006-10-27 21:36:01 +00004294 SDOperand Root = getRoot();
Chris Lattner5fe1f542006-03-31 02:06:56 +00004295 for (unsigned i = 0; i != NE; ++i) {
4296 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004297 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004298 if (PTyElementVT == PTyLegalElementVT) {
4299 // Elements are legal.
4300 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4301 } else if (PTyLegalElementVT > PTyElementVT) {
4302 // Elements are promoted.
4303 if (MVT::isFloatingPoint(PTyLegalElementVT))
4304 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
4305 else
4306 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
4307 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4308 } else {
4309 // Elements are expanded.
4310 // The src value is expanded into multiple registers.
4311 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004312 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004313 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004314 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00004315 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
4316 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
4317 }
Chris Lattner672a42d2006-03-21 19:20:37 +00004318 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004319 return DAG.getNode(ISD::TokenFactor, MVT::Other,
4320 &OutChains[0], OutChains.size());
Evan Cheng22cf8992006-12-13 20:57:08 +00004321 } else if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote) {
Chris Lattner33182322005-08-16 21:55:35 +00004322 // The src value is promoted to the register.
Chris Lattnerba28c272005-08-17 06:06:25 +00004323 if (MVT::isFloatingPoint(SrcVT))
4324 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
4325 else
Chris Lattnera66403d2005-09-02 00:19:37 +00004326 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattnered0110b2006-10-27 21:36:01 +00004327 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner33182322005-08-16 21:55:35 +00004328 } else {
Evan Cheng22cf8992006-12-13 20:57:08 +00004329 DestVT = TLI.getTypeToExpandTo(SrcVT);
4330 unsigned NumVals = TLI.getNumElements(SrcVT);
4331 if (NumVals == 1)
4332 return DAG.getCopyToReg(getRoot(), Reg,
4333 DAG.getNode(ISD::BIT_CONVERT, DestVT, Op));
4334 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
Chris Lattner33182322005-08-16 21:55:35 +00004335 // The src value is expanded into multiple registers.
4336 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004337 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner33182322005-08-16 21:55:35 +00004338 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00004339 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattnered0110b2006-10-27 21:36:01 +00004340 Op = DAG.getCopyToReg(getRoot(), Reg, Lo);
Chris Lattner33182322005-08-16 21:55:35 +00004341 return DAG.getCopyToReg(Op, Reg+1, Hi);
4342 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004343}
4344
Chris Lattner16f64df2005-01-17 17:15:02 +00004345void SelectionDAGISel::
Evan Chengde608342007-02-10 01:08:18 +00004346LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner16f64df2005-01-17 17:15:02 +00004347 std::vector<SDOperand> &UnorderedChains) {
4348 // If this is the entry block, emit arguments.
Evan Chengde608342007-02-10 01:08:18 +00004349 Function &F = *LLVMBB->getParent();
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004350 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattner6871b232005-10-30 19:42:35 +00004351 SDOperand OldRoot = SDL.DAG.getRoot();
4352 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner16f64df2005-01-17 17:15:02 +00004353
Chris Lattner6871b232005-10-30 19:42:35 +00004354 unsigned a = 0;
4355 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4356 AI != E; ++AI, ++a)
4357 if (!AI->use_empty()) {
4358 SDL.setValue(AI, Args[a]);
Evan Cheng3784f3c52006-04-27 08:29:42 +00004359
Chris Lattner6871b232005-10-30 19:42:35 +00004360 // If this argument is live outside of the entry block, insert a copy from
4361 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner8c504cf2007-02-25 18:40:32 +00004362 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4363 if (VMI != FuncInfo.ValueMap.end()) {
4364 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattner6871b232005-10-30 19:42:35 +00004365 UnorderedChains.push_back(Copy);
4366 }
Chris Lattnere3c2cf42005-01-17 17:55:19 +00004367 }
Chris Lattner6871b232005-10-30 19:42:35 +00004368
Chris Lattner6871b232005-10-30 19:42:35 +00004369 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner957cb672006-05-16 06:10:58 +00004370 // FIXME: this should insert code into the DAG!
Chris Lattner6871b232005-10-30 19:42:35 +00004371 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner16f64df2005-01-17 17:15:02 +00004372}
4373
Chris Lattner7a60d912005-01-07 07:47:53 +00004374void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4375 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemaned728c12006-03-27 01:32:24 +00004376 FunctionLoweringInfo &FuncInfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +00004377 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattner718b5c22005-01-13 17:59:43 +00004378
4379 std::vector<SDOperand> UnorderedChains;
Misha Brukman835702a2005-04-21 22:36:52 +00004380
Chris Lattner6871b232005-10-30 19:42:35 +00004381 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmandcb291f2007-03-22 16:38:57 +00004382 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattner6871b232005-10-30 19:42:35 +00004383 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner7a60d912005-01-07 07:47:53 +00004384
4385 BB = FuncInfo.MBBMap[LLVMBB];
4386 SDL.setCurrentBasicBlock(BB);
4387
4388 // Lower all of the non-terminator instructions.
4389 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4390 I != E; ++I)
4391 SDL.visit(*I);
Jim Laskey14059d92007-02-25 21:43:59 +00004392
4393 // Lower call part of invoke.
4394 InvokeInst *Invoke = dyn_cast<InvokeInst>(LLVMBB->getTerminator());
4395 if (Invoke) SDL.visitInvoke(*Invoke, false);
Nate Begemaned728c12006-03-27 01:32:24 +00004396
Chris Lattner7a60d912005-01-07 07:47:53 +00004397 // Ensure that all instructions which are used outside of their defining
4398 // blocks are available as virtual registers.
4399 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattner613f79f2005-01-11 22:03:46 +00004400 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattner289aa442007-02-04 01:35:11 +00004401 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner7a60d912005-01-07 07:47:53 +00004402 if (VMI != FuncInfo.ValueMap.end())
Chris Lattner718b5c22005-01-13 17:59:43 +00004403 UnorderedChains.push_back(
Chris Lattnered0110b2006-10-27 21:36:01 +00004404 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner7a60d912005-01-07 07:47:53 +00004405 }
4406
4407 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4408 // ensure constants are generated when needed. Remember the virtual registers
4409 // that need to be added to the Machine PHI nodes as input. We cannot just
4410 // directly add them, because expansion might result in multiple MBB's for one
4411 // BB. As such, the start of the BB might correspond to a different MBB than
4412 // the end.
Misha Brukman835702a2005-04-21 22:36:52 +00004413 //
Chris Lattner84a03502006-10-27 23:50:33 +00004414 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner7a60d912005-01-07 07:47:53 +00004415
4416 // Emit constants only once even if used by multiple PHI nodes.
4417 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattner707339a52006-09-07 01:59:34 +00004418
Chris Lattner84a03502006-10-27 23:50:33 +00004419 // Vector bool would be better, but vector<bool> is really slow.
4420 std::vector<unsigned char> SuccsHandled;
4421 if (TI->getNumSuccessors())
4422 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4423
Chris Lattner7a60d912005-01-07 07:47:53 +00004424 // Check successor nodes PHI nodes that expect a constant to be available from
4425 // this block.
Chris Lattner7a60d912005-01-07 07:47:53 +00004426 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4427 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattner707339a52006-09-07 01:59:34 +00004428 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner84a03502006-10-27 23:50:33 +00004429 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattner707339a52006-09-07 01:59:34 +00004430
Chris Lattner84a03502006-10-27 23:50:33 +00004431 // If this terminator has multiple identical successors (common for
4432 // switches), only handle each succ once.
4433 unsigned SuccMBBNo = SuccMBB->getNumber();
4434 if (SuccsHandled[SuccMBBNo]) continue;
4435 SuccsHandled[SuccMBBNo] = true;
4436
4437 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner7a60d912005-01-07 07:47:53 +00004438 PHINode *PN;
4439
4440 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4441 // nodes and Machine PHI nodes, but the incoming operands have not been
4442 // emitted yet.
4443 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner84a03502006-10-27 23:50:33 +00004444 (PN = dyn_cast<PHINode>(I)); ++I) {
4445 // Ignore dead phi's.
4446 if (PN->use_empty()) continue;
4447
4448 unsigned Reg;
4449 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner90f42382006-11-29 01:12:32 +00004450
Chris Lattner84a03502006-10-27 23:50:33 +00004451 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4452 unsigned &RegOut = ConstantsOut[C];
4453 if (RegOut == 0) {
4454 RegOut = FuncInfo.CreateRegForValue(C);
4455 UnorderedChains.push_back(
4456 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner7a60d912005-01-07 07:47:53 +00004457 }
Chris Lattner84a03502006-10-27 23:50:33 +00004458 Reg = RegOut;
4459 } else {
4460 Reg = FuncInfo.ValueMap[PHIOp];
4461 if (Reg == 0) {
4462 assert(isa<AllocaInst>(PHIOp) &&
4463 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4464 "Didn't codegen value into a register!??");
4465 Reg = FuncInfo.CreateRegForValue(PHIOp);
4466 UnorderedChains.push_back(
4467 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattnerba380352006-03-31 02:12:18 +00004468 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004469 }
Chris Lattner84a03502006-10-27 23:50:33 +00004470
4471 // Remember that this register needs to added to the machine PHI node as
4472 // the input for this MBB.
4473 MVT::ValueType VT = TLI.getValueType(PN->getType());
4474 unsigned NumElements;
4475 if (VT != MVT::Vector)
4476 NumElements = TLI.getNumElements(VT);
4477 else {
4478 MVT::ValueType VT1,VT2;
4479 NumElements =
Reid Spencerd84d35b2007-02-15 02:26:10 +00004480 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner84a03502006-10-27 23:50:33 +00004481 VT1, VT2);
4482 }
4483 for (unsigned i = 0, e = NumElements; i != e; ++i)
4484 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4485 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004486 }
4487 ConstantsOut.clear();
4488
Chris Lattner718b5c22005-01-13 17:59:43 +00004489 // Turn all of the unordered chains into one factored node.
Chris Lattner24516842005-01-13 19:53:14 +00004490 if (!UnorderedChains.empty()) {
Chris Lattnerb7cad902005-11-09 05:03:03 +00004491 SDOperand Root = SDL.getRoot();
4492 if (Root.getOpcode() != ISD::EntryToken) {
4493 unsigned i = 0, e = UnorderedChains.size();
4494 for (; i != e; ++i) {
4495 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4496 if (UnorderedChains[i].Val->getOperand(0) == Root)
4497 break; // Don't add the root if we already indirectly depend on it.
4498 }
4499
4500 if (i == e)
4501 UnorderedChains.push_back(Root);
4502 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00004503 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4504 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattner718b5c22005-01-13 17:59:43 +00004505 }
4506
Chris Lattner7a60d912005-01-07 07:47:53 +00004507 // Lower the terminator after the copies are emitted.
Jim Laskey14059d92007-02-25 21:43:59 +00004508 if (Invoke) {
4509 // Just the branch part of invoke.
4510 SDL.visitInvoke(*Invoke, true);
4511 } else {
4512 SDL.visit(*LLVMBB->getTerminator());
4513 }
Chris Lattner4108bb02005-01-17 19:43:36 +00004514
Nate Begemaned728c12006-03-27 01:32:24 +00004515 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004516 // lowering, as well as any jump table information.
Nate Begemaned728c12006-03-27 01:32:24 +00004517 SwitchCases.clear();
4518 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov70378262007-03-25 15:07:15 +00004519 JTCases.clear();
4520 JTCases = SDL.JTCases;
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004521 BitTestCases.clear();
4522 BitTestCases = SDL.BitTestCases;
4523
Chris Lattner4108bb02005-01-17 19:43:36 +00004524 // Make sure the root of the DAG is up-to-date.
4525 DAG.setRoot(SDL.getRoot());
Chris Lattner7a60d912005-01-07 07:47:53 +00004526}
4527
Nate Begemaned728c12006-03-27 01:32:24 +00004528void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Jim Laskeydcb2b832006-10-16 20:52:31 +00004529 // Get alias analysis for load/store combining.
4530 AliasAnalysis &AA = getAnalysis<AliasAnalysis>();
4531
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004532 // Run the DAG combiner in pre-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00004533 DAG.Combine(false, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004534
Bill Wendling22e978a2006-12-07 20:04:42 +00004535 DOUT << "Lowered selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004536 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004537
Chris Lattner7a60d912005-01-07 07:47:53 +00004538 // Second step, hack on the DAG until it only uses operations and types that
4539 // the target supports.
Chris Lattnerffcb0ae2005-01-23 04:36:26 +00004540 DAG.Legalize();
Nate Begemaned728c12006-03-27 01:32:24 +00004541
Bill Wendling22e978a2006-12-07 20:04:42 +00004542 DOUT << "Legalized selection DAG:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004543 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004544
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00004545 // Run the DAG combiner in post-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00004546 DAG.Combine(true, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00004547
Evan Cheng739a6a42006-01-21 02:32:06 +00004548 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng51ab4492006-04-28 02:09:19 +00004549
Chris Lattner5ca31d92005-03-30 01:10:47 +00004550 // Third, instruction select all of the operations to machine code, adding the
4551 // code to the MachineBasicBlock.
Chris Lattner7a60d912005-01-07 07:47:53 +00004552 InstructionSelectBasicBlock(DAG);
Nate Begemaned728c12006-03-27 01:32:24 +00004553
Bill Wendling22e978a2006-12-07 20:04:42 +00004554 DOUT << "Selected machine code:\n";
Chris Lattner7a60d912005-01-07 07:47:53 +00004555 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +00004556}
Chris Lattner7a60d912005-01-07 07:47:53 +00004557
Nate Begemaned728c12006-03-27 01:32:24 +00004558void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4559 FunctionLoweringInfo &FuncInfo) {
4560 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4561 {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004562 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004563 CurDAG = &DAG;
4564
4565 // First step, lower LLVM code to some DAG. This DAG may use operations and
4566 // types that are not supported by the target.
4567 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4568
4569 // Second step, emit the lowered DAG as machine code.
4570 CodeGenAndEmitDAG(DAG);
4571 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004572
4573 DOUT << "Total amount of phi nodes to update: "
4574 << PHINodesToUpdate.size() << "\n";
4575 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4576 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4577 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemaned728c12006-03-27 01:32:24 +00004578
Chris Lattner5ca31d92005-03-30 01:10:47 +00004579 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +00004580 // PHI nodes in successors.
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004581 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemaned728c12006-03-27 01:32:24 +00004582 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4583 MachineInstr *PHI = PHINodesToUpdate[i].first;
4584 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4585 "This is not a machine PHI node that we are updating!");
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004586 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemaned728c12006-03-27 01:32:24 +00004587 PHI->addMachineBasicBlockOperand(BB);
4588 }
4589 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00004590 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004591
4592 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4593 // Lower header first, if it wasn't already lowered
4594 if (!BitTestCases[i].Emitted) {
4595 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4596 CurDAG = &HSDAG;
4597 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4598 // Set the current basic block to the mbb we wish to insert the code into
4599 BB = BitTestCases[i].Parent;
4600 HSDL.setCurrentBasicBlock(BB);
4601 // Emit the code
4602 HSDL.visitBitTestHeader(BitTestCases[i]);
4603 HSDAG.setRoot(HSDL.getRoot());
4604 CodeGenAndEmitDAG(HSDAG);
4605 }
4606
4607 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4608 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4609 CurDAG = &BSDAG;
4610 SelectionDAGLowering BSDL(BSDAG, TLI, FuncInfo);
4611 // Set the current basic block to the mbb we wish to insert the code into
4612 BB = BitTestCases[i].Cases[j].ThisBB;
4613 BSDL.setCurrentBasicBlock(BB);
4614 // Emit the code
4615 if (j+1 != ej)
4616 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4617 BitTestCases[i].Reg,
4618 BitTestCases[i].Cases[j]);
4619 else
4620 BSDL.visitBitTestCase(BitTestCases[i].Default,
4621 BitTestCases[i].Reg,
4622 BitTestCases[i].Cases[j]);
4623
4624
4625 BSDAG.setRoot(BSDL.getRoot());
4626 CodeGenAndEmitDAG(BSDAG);
4627 }
4628
4629 // Update PHI Nodes
4630 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4631 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4632 MachineBasicBlock *PHIBB = PHI->getParent();
4633 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4634 "This is not a machine PHI node that we are updating!");
4635 // This is "default" BB. We have two jumps to it. From "header" BB and
4636 // from last "case" BB.
4637 if (PHIBB == BitTestCases[i].Default) {
4638 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4639 PHI->addMachineBasicBlockOperand(BitTestCases[i].Parent);
Anton Korobeynikove2880402007-04-13 06:53:51 +00004640 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004641 PHI->addMachineBasicBlockOperand(BitTestCases[i].Cases.back().ThisBB);
4642 }
4643 // One of "cases" BB.
4644 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4645 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4646 if (cBB->succ_end() !=
4647 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
4648 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4649 PHI->addMachineBasicBlockOperand(cBB);
4650 }
4651 }
4652 }
4653 }
4654
Nate Begeman866b4b42006-04-23 06:26:20 +00004655 // If the JumpTable record is filled in, then we need to emit a jump table.
4656 // Updating the PHI nodes is tricky in this case, since we need to determine
4657 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov70378262007-03-25 15:07:15 +00004658 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4659 // Lower header first, if it wasn't already lowered
4660 if (!JTCases[i].first.Emitted) {
4661 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4662 CurDAG = &HSDAG;
4663 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4664 // Set the current basic block to the mbb we wish to insert the code into
4665 BB = JTCases[i].first.HeaderBB;
4666 HSDL.setCurrentBasicBlock(BB);
4667 // Emit the code
4668 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4669 HSDAG.setRoot(HSDL.getRoot());
4670 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004671 }
Anton Korobeynikov70378262007-03-25 15:07:15 +00004672
4673 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4674 CurDAG = &JSDAG;
4675 SelectionDAGLowering JSDL(JSDAG, TLI, FuncInfo);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004676 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov70378262007-03-25 15:07:15 +00004677 BB = JTCases[i].second.MBB;
4678 JSDL.setCurrentBasicBlock(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004679 // Emit the code
Anton Korobeynikov70378262007-03-25 15:07:15 +00004680 JSDL.visitJumpTable(JTCases[i].second);
4681 JSDAG.setRoot(JSDL.getRoot());
4682 CodeGenAndEmitDAG(JSDAG);
4683
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004684 // Update PHI Nodes
4685 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4686 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4687 MachineBasicBlock *PHIBB = PHI->getParent();
4688 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4689 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004690 // "default" BB. We can go there only from header BB.
Anton Korobeynikov70378262007-03-25 15:07:15 +00004691 if (PHIBB == JTCases[i].second.Default) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004692 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov70378262007-03-25 15:07:15 +00004693 PHI->addMachineBasicBlockOperand(JTCases[i].first.HeaderBB);
Nate Begemandf488392006-05-03 03:48:02 +00004694 }
Anton Korobeynikov506eaf72007-04-09 12:31:58 +00004695 // JT BB. Just iterate over successors here
Nate Begemandf488392006-05-03 03:48:02 +00004696 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00004697 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemandf488392006-05-03 03:48:02 +00004698 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004699 }
4700 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00004701 }
4702
Chris Lattner76a7bc82006-10-22 23:00:53 +00004703 // If the switch block involved a branch to one of the actual successors, we
4704 // need to update PHI nodes in that block.
4705 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4706 MachineInstr *PHI = PHINodesToUpdate[i].first;
4707 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4708 "This is not a machine PHI node that we are updating!");
4709 if (BB->isSuccessor(PHI->getParent())) {
4710 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4711 PHI->addMachineBasicBlockOperand(BB);
4712 }
4713 }
4714
Nate Begemaned728c12006-03-27 01:32:24 +00004715 // If we generated any switch lowering information, build and codegen any
4716 // additional DAGs necessary.
Chris Lattner707339a52006-09-07 01:59:34 +00004717 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskeyc56315c2007-01-26 21:22:28 +00004718 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemaned728c12006-03-27 01:32:24 +00004719 CurDAG = &SDAG;
4720 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattner707339a52006-09-07 01:59:34 +00004721
Nate Begemaned728c12006-03-27 01:32:24 +00004722 // Set the current basic block to the mbb we wish to insert the code into
4723 BB = SwitchCases[i].ThisBB;
4724 SDL.setCurrentBasicBlock(BB);
Chris Lattner707339a52006-09-07 01:59:34 +00004725
Nate Begemaned728c12006-03-27 01:32:24 +00004726 // Emit the code
4727 SDL.visitSwitchCase(SwitchCases[i]);
4728 SDAG.setRoot(SDL.getRoot());
4729 CodeGenAndEmitDAG(SDAG);
Chris Lattner707339a52006-09-07 01:59:34 +00004730
4731 // Handle any PHI nodes in successors of this chunk, as if we were coming
4732 // from the original BB before switch expansion. Note that PHI nodes can
4733 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4734 // handle them the right number of times.
Chris Lattner963ddad2006-10-24 17:57:59 +00004735 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattner707339a52006-09-07 01:59:34 +00004736 for (MachineBasicBlock::iterator Phi = BB->begin();
4737 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4738 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4739 for (unsigned pn = 0; ; ++pn) {
4740 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4741 if (PHINodesToUpdate[pn].first == Phi) {
4742 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4743 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4744 break;
4745 }
4746 }
Nate Begemaned728c12006-03-27 01:32:24 +00004747 }
Chris Lattner707339a52006-09-07 01:59:34 +00004748
4749 // Don't process RHS if same block as LHS.
Chris Lattner963ddad2006-10-24 17:57:59 +00004750 if (BB == SwitchCases[i].FalseBB)
4751 SwitchCases[i].FalseBB = 0;
Chris Lattner707339a52006-09-07 01:59:34 +00004752
4753 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner61bcf912006-10-24 18:07:37 +00004754 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner963ddad2006-10-24 17:57:59 +00004755 SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00004756 }
Chris Lattner963ddad2006-10-24 17:57:59 +00004757 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattner5ca31d92005-03-30 01:10:47 +00004758 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004759}
Evan Cheng739a6a42006-01-21 02:32:06 +00004760
Jim Laskey95eda5b2006-08-01 14:21:23 +00004761
Evan Cheng739a6a42006-01-21 02:32:06 +00004762//===----------------------------------------------------------------------===//
4763/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4764/// target node in the graph.
4765void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4766 if (ViewSchedDAGs) DAG.viewGraph();
Evan Chengc1e1d972006-01-23 07:01:07 +00004767
Jim Laskey29e635d2006-08-02 12:30:23 +00004768 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey95eda5b2006-08-01 14:21:23 +00004769
4770 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00004771 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00004772 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00004773 }
Jim Laskey95eda5b2006-08-01 14:21:23 +00004774
Jim Laskey03593f72006-08-01 18:29:48 +00004775 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnere23928c2006-01-21 19:12:11 +00004776 BB = SL->Run();
Evan Chengf9adce92006-02-04 06:49:00 +00004777 delete SL;
Evan Cheng739a6a42006-01-21 02:32:06 +00004778}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004779
Chris Lattner47639db2006-03-06 00:22:00 +00004780
Jim Laskey03593f72006-08-01 18:29:48 +00004781HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4782 return new HazardRecognizer();
4783}
4784
Chris Lattner6df34962006-10-11 03:58:02 +00004785//===----------------------------------------------------------------------===//
4786// Helper functions used by the generated instruction selector.
4787//===----------------------------------------------------------------------===//
4788// Calls to these methods are generated by tblgen.
4789
4790/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4791/// the dag combiner simplified the 255, we still want to match. RHS is the
4792/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4793/// specified in the .td file (e.g. 255).
4794bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
4795 int64_t DesiredMaskS) {
4796 uint64_t ActualMask = RHS->getValue();
4797 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4798
4799 // If the actual mask exactly matches, success!
4800 if (ActualMask == DesiredMask)
4801 return true;
4802
4803 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4804 if (ActualMask & ~DesiredMask)
4805 return false;
4806
4807 // Otherwise, the DAG Combiner may have proven that the value coming in is
4808 // either already zero or is not demanded. Check for known zero input bits.
4809 uint64_t NeededMask = DesiredMask & ~ActualMask;
4810 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
4811 return true;
4812
4813 // TODO: check to see if missing bits are just not demanded.
4814
4815 // Otherwise, this pattern doesn't match.
4816 return false;
4817}
4818
4819/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4820/// the dag combiner simplified the 255, we still want to match. RHS is the
4821/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4822/// specified in the .td file (e.g. 255).
4823bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
4824 int64_t DesiredMaskS) {
4825 uint64_t ActualMask = RHS->getValue();
4826 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4827
4828 // If the actual mask exactly matches, success!
4829 if (ActualMask == DesiredMask)
4830 return true;
4831
4832 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4833 if (ActualMask & ~DesiredMask)
4834 return false;
4835
4836 // Otherwise, the DAG Combiner may have proven that the value coming in is
4837 // either already zero or is not demanded. Check for known zero input bits.
4838 uint64_t NeededMask = DesiredMask & ~ActualMask;
4839
4840 uint64_t KnownZero, KnownOne;
4841 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
4842
4843 // If all the missing bits in the or are already known to be set, match!
4844 if ((NeededMask & KnownOne) == NeededMask)
4845 return true;
4846
4847 // TODO: check to see if missing bits are just not demanded.
4848
4849 // Otherwise, this pattern doesn't match.
4850 return false;
4851}
4852
Jim Laskey03593f72006-08-01 18:29:48 +00004853
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004854/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
4855/// by tblgen. Others should not call it.
4856void SelectionDAGISel::
4857SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
4858 std::vector<SDOperand> InOps;
4859 std::swap(InOps, Ops);
4860
4861 Ops.push_back(InOps[0]); // input chain.
4862 Ops.push_back(InOps[1]); // input asm string.
4863
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004864 unsigned i = 2, e = InOps.size();
4865 if (InOps[e-1].getValueType() == MVT::Flag)
4866 --e; // Don't process a flag operand if it is here.
4867
4868 while (i != e) {
4869 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
4870 if ((Flags & 7) != 4 /*MEM*/) {
4871 // Just skip over this operand, copying the operands verbatim.
4872 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
4873 i += (Flags >> 3) + 1;
4874 } else {
4875 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
4876 // Otherwise, this is a memory operand. Ask the target to select it.
4877 std::vector<SDOperand> SelOps;
4878 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling22e978a2006-12-07 20:04:42 +00004879 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004880 exit(1);
4881 }
4882
4883 // Add this to the output node.
Chris Lattnerb49917d2007-04-09 00:33:58 +00004884 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner9bd5ed62006-12-16 21:14:48 +00004885 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattnerb49917d2007-04-09 00:33:58 +00004886 IntPtrTy));
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004887 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
4888 i += 2;
4889 }
4890 }
4891
4892 // Add the flag input back if present.
4893 if (e != InOps.size())
4894 Ops.push_back(InOps.back());
4895}