blob: 5d82571ff94f05549249fe8331e1d31fdacbb0a2 [file] [log] [blame]
Akira Hatanaka1083eb12013-02-14 23:20:15 +00001//===-- MipsDelaySlotFiller.cpp - Mips Delay Slot Filler ------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00009//
Akira Hatanaka1083eb12013-02-14 23:20:15 +000010// Simple pass to fill delay slots with useful instructions.
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000013
Sasa Stankovic5fddf612014-03-10 20:34:23 +000014#include "MCTargetDesc/MipsMCNaCl.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000015#include "Mips.h"
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000016#include "MipsInstrInfo.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000017#include "MipsSubtarget.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000018#include "MipsTargetMachine.h"
Akira Hatanaka06bd1382013-02-14 23:40:57 +000019#include "llvm/ADT/BitVector.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000020#include "llvm/ADT/DenseMap.h"
21#include "llvm/ADT/PointerUnion.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000022#include "llvm/ADT/SmallPtrSet.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000023#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000025#include "llvm/ADT/StringRef.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000026#include "llvm/Analysis/AliasAnalysis.h"
27#include "llvm/Analysis/ValueTracking.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000029#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000030#include "llvm/CodeGen/MachineFunction.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000032#include "llvm/CodeGen/MachineInstr.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000034#include "llvm/CodeGen/MachineOperand.h"
Daniel Sanders308181e2014-06-12 10:44:10 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000037#include "llvm/MC/MCInstrDesc.h"
38#include "llvm/MC/MCRegisterInfo.h"
39#include "llvm/Support/Casting.h"
40#include "llvm/Support/CodeGen.h"
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000041#include "llvm/Support/CommandLine.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000042#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Target/TargetMachine.h"
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000044#include "llvm/Target/TargetRegisterInfo.h"
Eugene Zelenko926883e2017-02-01 01:22:51 +000045#include <algorithm>
46#include <cassert>
47#include <iterator>
48#include <memory>
49#include <utility>
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000050
51using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "delay-slot-filler"
54
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000055STATISTIC(FilledSlots, "Number of delay slots filled");
Akira Hatanaka9e603442011-10-05 01:19:13 +000056STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that"
Akira Hatanaka02e760a2011-10-05 02:22:49 +000057 " are not NOP.");
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000058
Akira Hatanaka9d957842012-08-22 02:51:28 +000059static cl::opt<bool> DisableDelaySlotFiller(
60 "disable-mips-delay-filler",
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000061 cl::init(false),
Akira Hatanaka1083eb12013-02-14 23:20:15 +000062 cl::desc("Fill all delay slots with NOPs."),
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000063 cl::Hidden);
64
Akira Hatanakae01ff9d2013-03-01 00:50:52 +000065static cl::opt<bool> DisableForwardSearch(
66 "disable-mips-df-forward-search",
67 cl::init(true),
68 cl::desc("Disallow MIPS delay filler to search forward."),
69 cl::Hidden);
70
Akira Hatanakae44e30c2013-03-01 01:02:36 +000071static cl::opt<bool> DisableSuccBBSearch(
72 "disable-mips-df-succbb-search",
73 cl::init(true),
74 cl::desc("Disallow MIPS delay filler to search successor basic blocks."),
75 cl::Hidden);
76
77static cl::opt<bool> DisableBackwardSearch(
78 "disable-mips-df-backward-search",
79 cl::init(false),
80 cl::desc("Disallow MIPS delay filler to search backward."),
81 cl::Hidden);
82
Simon Dardis8d8f2f82016-05-17 10:21:43 +000083enum CompactBranchPolicy {
84 CB_Never, ///< The policy 'never' may in some circumstances or for some
85 ///< ISAs not be absolutely adhered to.
86 CB_Optimal, ///< Optimal is the default and will produce compact branches
87 ///< when delay slots cannot be filled.
88 CB_Always ///< 'always' may in some circumstances may not be
89 ///< absolutely adhered to there may not be a corresponding
90 ///< compact form of a branch.
91};
92
93static cl::opt<CompactBranchPolicy> MipsCompactBranchPolicy(
94 "mips-compact-branches",cl::Optional,
95 cl::init(CB_Optimal),
96 cl::desc("MIPS Specific: Compact branch policy."),
97 cl::values(
98 clEnumValN(CB_Never, "never", "Do not use compact branches if possible."),
99 clEnumValN(CB_Optimal, "optimal", "Use compact branches where appropiate (default)."),
Mehdi Amini732afdd2016-10-08 19:41:06 +0000100 clEnumValN(CB_Always, "always", "Always use compact branches if possible.")
Simon Dardis8d8f2f82016-05-17 10:21:43 +0000101 )
102);
103
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000104namespace {
Eugene Zelenko926883e2017-02-01 01:22:51 +0000105
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000106 typedef MachineBasicBlock::iterator Iter;
107 typedef MachineBasicBlock::reverse_iterator ReverseIter;
108 typedef SmallDenseMap<MachineBasicBlock*, MachineInstr*, 2> BB2BrMap;
109
Akira Hatanaka979899e2013-02-26 01:30:05 +0000110 class RegDefsUses {
111 public:
Eric Christopher96e72c62015-01-29 23:27:36 +0000112 RegDefsUses(const TargetRegisterInfo &TRI);
Eugene Zelenko926883e2017-02-01 01:22:51 +0000113
Akira Hatanaka979899e2013-02-26 01:30:05 +0000114 void init(const MachineInstr &MI);
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000115
116 /// This function sets all caller-saved registers in Defs.
117 void setCallerSaved(const MachineInstr &MI);
118
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000119 /// This function sets all unallocatable registers in Defs.
120 void setUnallocatableRegs(const MachineFunction &MF);
121
122 /// Set bits in Uses corresponding to MBB's live-out registers except for
123 /// the registers that are live-in to SuccBB.
124 void addLiveOut(const MachineBasicBlock &MBB,
125 const MachineBasicBlock &SuccBB);
126
Akira Hatanaka979899e2013-02-26 01:30:05 +0000127 bool update(const MachineInstr &MI, unsigned Begin, unsigned End);
128
129 private:
130 bool checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, unsigned Reg,
131 bool IsDef) const;
132
133 /// Returns true if Reg or its alias is in RegSet.
134 bool isRegInSet(const BitVector &RegSet, unsigned Reg) const;
135
136 const TargetRegisterInfo &TRI;
137 BitVector Defs, Uses;
138 };
139
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000140 /// Base class for inspecting loads and stores.
141 class InspectMemInstr {
142 public:
Eugene Zelenko926883e2017-02-01 01:22:51 +0000143 InspectMemInstr(bool ForbidMemInstr_) : ForbidMemInstr(ForbidMemInstr_) {}
144 virtual ~InspectMemInstr() = default;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000145
146 /// Return true if MI cannot be moved to delay slot.
147 bool hasHazard(const MachineInstr &MI);
148
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000149 protected:
150 /// Flags indicating whether loads or stores have been seen.
Eugene Zelenko926883e2017-02-01 01:22:51 +0000151 bool OrigSeenLoad = false;
152 bool OrigSeenStore = false;
153 bool SeenLoad = false;
154 bool SeenStore = false;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000155
156 /// Memory instructions are not allowed to move to delay slot if this flag
157 /// is true.
158 bool ForbidMemInstr;
159
160 private:
161 virtual bool hasHazard_(const MachineInstr &MI) = 0;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000162 };
163
164 /// This subclass rejects any memory instructions.
165 class NoMemInstr : public InspectMemInstr {
166 public:
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000167 NoMemInstr() : InspectMemInstr(true) {}
Eugene Zelenko926883e2017-02-01 01:22:51 +0000168
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000169 private:
Craig Topper56c590a2014-04-29 07:58:02 +0000170 bool hasHazard_(const MachineInstr &MI) override { return true; }
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000171 };
172
173 /// This subclass accepts loads from stacks and constant loads.
174 class LoadFromStackOrConst : public InspectMemInstr {
175 public:
176 LoadFromStackOrConst() : InspectMemInstr(false) {}
Eugene Zelenko926883e2017-02-01 01:22:51 +0000177
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000178 private:
Craig Topper56c590a2014-04-29 07:58:02 +0000179 bool hasHazard_(const MachineInstr &MI) override;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000180 };
181
182 /// This subclass uses memory dependence information to determine whether a
183 /// memory instruction can be moved to a delay slot.
184 class MemDefsUses : public InspectMemInstr {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000185 public:
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000186 MemDefsUses(const DataLayout &DL, const MachineFrameInfo *MFI);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000187
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000188 private:
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000189 typedef PointerUnion<const Value *, const PseudoSourceValue *> ValueType;
190
Craig Topper56c590a2014-04-29 07:58:02 +0000191 bool hasHazard_(const MachineInstr &MI) override;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000192
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000193 /// Update Defs and Uses. Return true if there exist dependences that
Akira Hatanakae9e588d2013-03-01 02:17:02 +0000194 /// disqualify the delay slot candidate between V and values in Uses and
195 /// Defs.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000196 bool updateDefsUses(ValueType V, bool MayStore);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000197
198 /// Get the list of underlying objects of MI's memory operand.
199 bool getUnderlyingObjects(const MachineInstr &MI,
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000200 SmallVectorImpl<ValueType> &Objects) const;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000201
202 const MachineFrameInfo *MFI;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000203 SmallPtrSet<ValueType, 4> Uses, Defs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000204 const DataLayout &DL;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000205
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000206 /// Flags indicating whether loads or stores with no underlying objects have
207 /// been seen.
Eugene Zelenko926883e2017-02-01 01:22:51 +0000208 bool SeenNoObjLoad = false;
209 bool SeenNoObjStore = false;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000210 };
211
Akira Hatanakaa0612812013-02-07 21:32:32 +0000212 class Filler : public MachineFunctionPass {
213 public:
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000214 Filler() : MachineFunctionPass(ID), TM(nullptr) {}
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000215
Mehdi Amini117296c2016-10-01 02:56:57 +0000216 StringRef getPassName() const override { return "Mips Delay Slot Filler"; }
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000217
Craig Topper56c590a2014-04-29 07:58:02 +0000218 bool runOnMachineFunction(MachineFunction &F) override {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000219 TM = &F.getTarget();
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000220 bool Changed = false;
221 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
222 FI != FE; ++FI)
223 Changed |= runOnMachineBasicBlock(*FI);
Daniel Sanders308181e2014-06-12 10:44:10 +0000224
225 // This pass invalidates liveness information when it reorders
226 // instructions to fill delay slot. Without this, -verify-machineinstrs
227 // will fail.
228 if (Changed)
229 F.getRegInfo().invalidateLiveness();
230
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000231 return Changed;
232 }
233
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000234 MachineFunctionProperties getRequiredProperties() const override {
235 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000236 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000237 }
238
Craig Topper56c590a2014-04-29 07:58:02 +0000239 void getAnalysisUsage(AnalysisUsage &AU) const override {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000240 AU.addRequired<MachineBranchProbabilityInfo>();
241 MachineFunctionPass::getAnalysisUsage(AU);
242 }
Akira Hatanakaa0612812013-02-07 21:32:32 +0000243
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000244 private:
Akira Hatanakaa0612812013-02-07 21:32:32 +0000245 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
246
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000247 Iter replaceWithCompactBranch(MachineBasicBlock &MBB, Iter Branch,
248 const DebugLoc &DL);
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000249
Akira Hatanaka06bd1382013-02-14 23:40:57 +0000250 /// This function checks if it is valid to move Candidate to the delay slot
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000251 /// and returns true if it isn't. It also updates memory and register
252 /// dependence information.
253 bool delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000254 InspectMemInstr &IM) const;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000255
Akira Hatanakaf815db52013-03-01 00:26:14 +0000256 /// This function searches range [Begin, End) for an instruction that can be
257 /// moved to the delay slot. Returns true on success.
258 template<typename IterTy>
259 bool searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000260 RegDefsUses &RegDU, InspectMemInstr &IM, Iter Slot,
261 IterTy &Filler) const;
Akira Hatanakaf815db52013-03-01 00:26:14 +0000262
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000263 /// This function searches in the backward direction for an instruction that
264 /// can be moved to the delay slot. Returns true on success.
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000265 bool searchBackward(MachineBasicBlock &MBB, MachineInstr &Slot) const;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000266
267 /// This function searches MBB in the forward direction for an instruction
268 /// that can be moved to the delay slot. Returns true on success.
269 bool searchForward(MachineBasicBlock &MBB, Iter Slot) const;
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000270
Akira Hatanaka1ff803f2013-03-25 20:11:16 +0000271 /// This function searches one of MBB's successor blocks for an instruction
272 /// that can be moved to the delay slot and inserts clones of the
273 /// instruction into the successor's predecessor blocks.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000274 bool searchSuccBBs(MachineBasicBlock &MBB, Iter Slot) const;
275
Akira Hatanakae9e588d2013-03-01 02:17:02 +0000276 /// Pick a successor block of MBB. Return NULL if MBB doesn't have a
277 /// successor block that is not a landing pad.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000278 MachineBasicBlock *selectSuccBB(MachineBasicBlock &B) const;
279
280 /// This function analyzes MBB and returns an instruction with an unoccupied
281 /// slot that branches to Dst.
282 std::pair<MipsInstrInfo::BranchType, MachineInstr *>
283 getBranch(MachineBasicBlock &MBB, const MachineBasicBlock &Dst) const;
284
285 /// Examine Pred and see if it is possible to insert an instruction into
286 /// one of its branches delay slot or its end.
287 bool examinePred(MachineBasicBlock &Pred, const MachineBasicBlock &Succ,
288 RegDefsUses &RegDU, bool &HasMultipleSuccs,
289 BB2BrMap &BrMap) const;
290
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000291 bool terminateSearch(const MachineInstr &Candidate) const;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000292
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000293 const TargetMachine *TM;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000294
Akira Hatanakaa0612812013-02-07 21:32:32 +0000295 static char ID;
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000296 };
Eugene Zelenko926883e2017-02-01 01:22:51 +0000297
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000298 char Filler::ID = 0;
Eugene Zelenko926883e2017-02-01 01:22:51 +0000299
300} // end anonymous namespace
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000301
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000302static bool hasUnoccupiedSlot(const MachineInstr *MI) {
303 return MI->hasDelaySlot() && !MI->isBundledWithSucc();
304}
305
306/// This function inserts clones of Filler into predecessor blocks.
307static void insertDelayFiller(Iter Filler, const BB2BrMap &BrMap) {
308 MachineFunction *MF = Filler->getParent()->getParent();
309
310 for (BB2BrMap::const_iterator I = BrMap.begin(); I != BrMap.end(); ++I) {
311 if (I->second) {
312 MIBundleBuilder(I->second).append(MF->CloneMachineInstr(&*Filler));
313 ++UsefulSlots;
314 } else {
315 I->first->insert(I->first->end(), MF->CloneMachineInstr(&*Filler));
316 }
317 }
318}
319
320/// This function adds registers Filler defines to MBB's live-in register list.
321static void addLiveInRegs(Iter Filler, MachineBasicBlock &MBB) {
322 for (unsigned I = 0, E = Filler->getNumOperands(); I != E; ++I) {
323 const MachineOperand &MO = Filler->getOperand(I);
324 unsigned R;
325
326 if (!MO.isReg() || !MO.isDef() || !(R = MO.getReg()))
327 continue;
328
329#ifndef NDEBUG
330 const MachineFunction &MF = *MBB.getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +0000331 assert(MF.getSubtarget().getRegisterInfo()->getAllocatableSet(MF).test(R) &&
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000332 "Shouldn't move an instruction with unallocatable registers across "
333 "basic block boundaries.");
334#endif
335
336 if (!MBB.isLiveIn(R))
337 MBB.addLiveIn(R);
338 }
339}
340
Eric Christopher96e72c62015-01-29 23:27:36 +0000341RegDefsUses::RegDefsUses(const TargetRegisterInfo &TRI)
342 : TRI(TRI), Defs(TRI.getNumRegs(), false), Uses(TRI.getNumRegs(), false) {}
Akira Hatanaka979899e2013-02-26 01:30:05 +0000343
344void RegDefsUses::init(const MachineInstr &MI) {
345 // Add all register operands which are explicit and non-variadic.
346 update(MI, 0, MI.getDesc().getNumOperands());
347
348 // If MI is a call, add RA to Defs to prevent users of RA from going into
349 // delay slot.
350 if (MI.isCall())
351 Defs.set(Mips::RA);
352
353 // Add all implicit register operands of branch instructions except
354 // register AT.
355 if (MI.isBranch()) {
356 update(MI, MI.getDesc().getNumOperands(), MI.getNumOperands());
357 Defs.reset(Mips::AT);
358 }
359}
360
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000361void RegDefsUses::setCallerSaved(const MachineInstr &MI) {
362 assert(MI.isCall());
363
Vasileios Kalintiris70b744e2015-05-14 13:17:56 +0000364 // Add RA/RA_64 to Defs to prevent users of RA/RA_64 from going into
365 // the delay slot. The reason is that RA/RA_64 must not be changed
366 // in the delay slot so that the callee can return to the caller.
367 if (MI.definesRegister(Mips::RA) || MI.definesRegister(Mips::RA_64)) {
368 Defs.set(Mips::RA);
369 Defs.set(Mips::RA_64);
370 }
371
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000372 // If MI is a call, add all caller-saved registers to Defs.
373 BitVector CallerSavedRegs(TRI.getNumRegs(), true);
374
375 CallerSavedRegs.reset(Mips::ZERO);
376 CallerSavedRegs.reset(Mips::ZERO_64);
377
Eric Christopher7af952872015-03-11 21:41:28 +0000378 for (const MCPhysReg *R = TRI.getCalleeSavedRegs(MI.getParent()->getParent());
379 *R; ++R)
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000380 for (MCRegAliasIterator AI(*R, &TRI, true); AI.isValid(); ++AI)
381 CallerSavedRegs.reset(*AI);
382
383 Defs |= CallerSavedRegs;
384}
385
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000386void RegDefsUses::setUnallocatableRegs(const MachineFunction &MF) {
387 BitVector AllocSet = TRI.getAllocatableSet(MF);
388
Francis Visoiu Mistrihb52e0362017-05-17 01:07:53 +0000389 for (unsigned R : AllocSet.set_bits())
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000390 for (MCRegAliasIterator AI(R, &TRI, false); AI.isValid(); ++AI)
391 AllocSet.set(*AI);
392
393 AllocSet.set(Mips::ZERO);
394 AllocSet.set(Mips::ZERO_64);
395
396 Defs |= AllocSet.flip();
397}
398
399void RegDefsUses::addLiveOut(const MachineBasicBlock &MBB,
400 const MachineBasicBlock &SuccBB) {
401 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
402 SE = MBB.succ_end(); SI != SE; ++SI)
403 if (*SI != &SuccBB)
Matthias Braund9da1622015-09-09 18:08:03 +0000404 for (const auto &LI : (*SI)->liveins())
405 Uses.set(LI.PhysReg);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000406}
407
Akira Hatanaka979899e2013-02-26 01:30:05 +0000408bool RegDefsUses::update(const MachineInstr &MI, unsigned Begin, unsigned End) {
409 BitVector NewDefs(TRI.getNumRegs()), NewUses(TRI.getNumRegs());
410 bool HasHazard = false;
411
412 for (unsigned I = Begin; I != End; ++I) {
413 const MachineOperand &MO = MI.getOperand(I);
414
415 if (MO.isReg() && MO.getReg())
416 HasHazard |= checkRegDefsUses(NewDefs, NewUses, MO.getReg(), MO.isDef());
417 }
418
419 Defs |= NewDefs;
420 Uses |= NewUses;
421
422 return HasHazard;
423}
424
425bool RegDefsUses::checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses,
426 unsigned Reg, bool IsDef) const {
427 if (IsDef) {
428 NewDefs.set(Reg);
429 // check whether Reg has already been defined or used.
430 return (isRegInSet(Defs, Reg) || isRegInSet(Uses, Reg));
431 }
432
433 NewUses.set(Reg);
434 // check whether Reg has already been defined.
435 return isRegInSet(Defs, Reg);
436}
437
438bool RegDefsUses::isRegInSet(const BitVector &RegSet, unsigned Reg) const {
439 // Check Reg and all aliased Registers.
440 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
441 if (RegSet.test(*AI))
442 return true;
443 return false;
444}
445
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000446bool InspectMemInstr::hasHazard(const MachineInstr &MI) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000447 if (!MI.mayStore() && !MI.mayLoad())
448 return false;
449
450 if (ForbidMemInstr)
451 return true;
452
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000453 OrigSeenLoad = SeenLoad;
454 OrigSeenStore = SeenStore;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000455 SeenLoad |= MI.mayLoad();
456 SeenStore |= MI.mayStore();
457
458 // If MI is an ordered or volatile memory reference, disallow moving
459 // subsequent loads and stores to delay slot.
460 if (MI.hasOrderedMemoryRef() && (OrigSeenLoad || OrigSeenStore)) {
461 ForbidMemInstr = true;
462 return true;
463 }
464
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000465 return hasHazard_(MI);
466}
467
468bool LoadFromStackOrConst::hasHazard_(const MachineInstr &MI) {
469 if (MI.mayStore())
470 return true;
471
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000472 if (!MI.hasOneMemOperand() || !(*MI.memoperands_begin())->getPseudoValue())
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000473 return true;
474
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000475 if (const PseudoSourceValue *PSV =
476 (*MI.memoperands_begin())->getPseudoValue()) {
477 if (isa<FixedStackPseudoSourceValue>(PSV))
478 return false;
Alex Lorenze40c8a22015-08-11 23:09:45 +0000479 return !PSV->isConstant(nullptr) && !PSV->isStack();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000480 }
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000481
482 return true;
483}
484
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000485MemDefsUses::MemDefsUses(const DataLayout &DL, const MachineFrameInfo *MFI_)
Eugene Zelenko926883e2017-02-01 01:22:51 +0000486 : InspectMemInstr(false), MFI(MFI_), DL(DL) {}
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000487
488bool MemDefsUses::hasHazard_(const MachineInstr &MI) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000489 bool HasHazard = false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000490 SmallVector<ValueType, 4> Objs;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000491
492 // Check underlying object list.
493 if (getUnderlyingObjects(MI, Objs)) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000494 for (SmallVectorImpl<ValueType>::const_iterator I = Objs.begin();
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000495 I != Objs.end(); ++I)
496 HasHazard |= updateDefsUses(*I, MI.mayStore());
497
498 return HasHazard;
499 }
500
501 // No underlying objects found.
502 HasHazard = MI.mayStore() && (OrigSeenLoad || OrigSeenStore);
503 HasHazard |= MI.mayLoad() || OrigSeenStore;
504
505 SeenNoObjLoad |= MI.mayLoad();
506 SeenNoObjStore |= MI.mayStore();
507
508 return HasHazard;
509}
510
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000511bool MemDefsUses::updateDefsUses(ValueType V, bool MayStore) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000512 if (MayStore)
David Blaikie70573dc2014-11-19 07:49:26 +0000513 return !Defs.insert(V).second || Uses.count(V) || SeenNoObjStore ||
514 SeenNoObjLoad;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000515
516 Uses.insert(V);
517 return Defs.count(V) || SeenNoObjStore;
518}
519
520bool MemDefsUses::
521getUnderlyingObjects(const MachineInstr &MI,
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000522 SmallVectorImpl<ValueType> &Objects) const {
523 if (!MI.hasOneMemOperand() ||
524 (!(*MI.memoperands_begin())->getValue() &&
525 !(*MI.memoperands_begin())->getPseudoValue()))
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000526 return false;
527
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000528 if (const PseudoSourceValue *PSV =
529 (*MI.memoperands_begin())->getPseudoValue()) {
530 if (!PSV->isAliased(MFI))
531 return false;
532 Objects.push_back(PSV);
533 return true;
534 }
535
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000536 const Value *V = (*MI.memoperands_begin())->getValue();
537
538 SmallVector<Value *, 4> Objs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000539 GetUnderlyingObjects(const_cast<Value *>(V), Objs, DL);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000540
Craig Topper31ee5862013-07-03 15:07:05 +0000541 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), E = Objs.end();
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000542 I != E; ++I) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000543 if (!isIdentifiedObject(V))
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000544 return false;
545
546 Objects.push_back(*I);
547 }
548
549 return true;
550}
551
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000552// Replace Branch with the compact branch instruction.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000553Iter Filler::replaceWithCompactBranch(MachineBasicBlock &MBB, Iter Branch,
554 const DebugLoc &DL) {
Daniel Sanderse8efff32016-03-14 16:24:05 +0000555 const MipsSubtarget &STI = MBB.getParent()->getSubtarget<MipsSubtarget>();
556 const MipsInstrInfo *TII = STI.getInstrInfo();
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000557
Daniel Sanderse8efff32016-03-14 16:24:05 +0000558 unsigned NewOpcode = TII->getEquivalentCompactForm(Branch);
559 Branch = TII->genInstrWithNewOpc(NewOpcode, Branch);
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000560
Daniel Sanderse8efff32016-03-14 16:24:05 +0000561 std::next(Branch)->eraseFromParent();
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000562 return Branch;
563}
564
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000565// For given opcode returns opcode of corresponding instruction with short
566// delay slot.
Simon Dardis57f4ae42016-08-04 09:17:07 +0000567// For the pseudo TAILCALL*_MM instrunctions return the short delay slot
568// form. Unfortunately, TAILCALL<->b16 is denied as b16 has a limited range
569// that is too short to make use of for tail calls.
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000570static int getEquivalentCallShort(int Opcode) {
571 switch (Opcode) {
572 case Mips::BGEZAL:
573 return Mips::BGEZALS_MM;
574 case Mips::BLTZAL:
575 return Mips::BLTZALS_MM;
576 case Mips::JAL:
577 return Mips::JALS_MM;
578 case Mips::JALR:
579 return Mips::JALRS_MM;
580 case Mips::JALR16_MM:
581 return Mips::JALRS16_MM;
Simon Dardis57f4ae42016-08-04 09:17:07 +0000582 case Mips::TAILCALL_MM:
583 llvm_unreachable("Attempting to shorten the TAILCALL_MM pseudo!");
Simon Dardisea343152016-08-18 13:22:43 +0000584 case Mips::TAILCALLREG:
Simon Dardis57f4ae42016-08-04 09:17:07 +0000585 return Mips::JR16_MM;
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000586 default:
587 llvm_unreachable("Unexpected call instruction for microMIPS.");
588 }
589}
590
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000591/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000592/// We assume there is only one delay slot per delayed instruction.
Akira Hatanaka1083eb12013-02-14 23:20:15 +0000593bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000594 bool Changed = false;
Eric Christopher6b6db772015-02-02 23:03:43 +0000595 const MipsSubtarget &STI = MBB.getParent()->getSubtarget<MipsSubtarget>();
Eric Christopher96e72c62015-01-29 23:27:36 +0000596 bool InMicroMipsMode = STI.inMicroMipsMode();
597 const MipsInstrInfo *TII = STI.getInstrInfo();
Akira Hatanakae7b06972011-10-05 01:30:09 +0000598
Hrvoje Vargac45baf22016-03-23 10:29:38 +0000599 if (InMicroMipsMode && STI.hasMips32r6()) {
600 // This is microMIPS32r6 or microMIPS64r6 processor. Delay slot for
601 // branching instructions is not needed.
602 return Changed;
603 }
604
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000605 for (Iter I = MBB.begin(); I != MBB.end(); ++I) {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000606 if (!hasUnoccupiedSlot(&*I))
Akira Hatanakaa0612812013-02-07 21:32:32 +0000607 continue;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000608
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000609 ++FilledSlots;
610 Changed = true;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000611
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000612 // Delay slot filling is disabled at -O0.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000613 if (!DisableDelaySlotFiller && (TM->getOptLevel() != CodeGenOpt::None)) {
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000614 bool Filled = false;
Zoran Jovanovic37bca102014-11-10 17:27:56 +0000615
Simon Dardis8d8f2f82016-05-17 10:21:43 +0000616 if (MipsCompactBranchPolicy.getValue() != CB_Always ||
617 !TII->getEquivalentCompactForm(I)) {
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000618 if (searchBackward(MBB, *I)) {
Simon Dardis8d8f2f82016-05-17 10:21:43 +0000619 Filled = true;
620 } else if (I->isTerminator()) {
621 if (searchSuccBBs(MBB, I)) {
622 Filled = true;
623 }
624 } else if (searchForward(MBB, I)) {
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000625 Filled = true;
Zoran Jovanovic37bca102014-11-10 17:27:56 +0000626 }
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000627 }
628
629 if (Filled) {
630 // Get instruction with delay slot.
Duncan P. N. Exon Smith670900b2016-07-15 23:09:47 +0000631 MachineBasicBlock::instr_iterator DSI = I.getInstrIterator();
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000632
Sjoerd Meijer89217f82016-07-28 16:32:22 +0000633 if (InMicroMipsMode && TII->getInstSizeInBytes(*std::next(DSI)) == 2 &&
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000634 DSI->isCall()) {
635 // If instruction in delay slot is 16b change opcode to
636 // corresponding instruction with short delay slot.
Simon Dardis57f4ae42016-08-04 09:17:07 +0000637
638 // TODO: Implement an instruction mapping table of 16bit opcodes to
639 // 32bit opcodes so that an instruction can be expanded. This would
640 // save 16 bits as a TAILCALL_MM pseudo requires a fullsized nop.
641 // TODO: Permit b16 when branching backwards to the the same function
642 // if it is in range.
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000643 DSI->setDesc(TII->get(getEquivalentCallShort(DSI->getOpcode())));
644 }
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000645 continue;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000646 }
647 }
Akira Hatanaka5ac78682012-06-13 23:25:52 +0000648
Simon Dardisd9d41f52016-04-05 12:50:29 +0000649 // For microMIPS if instruction is BEQ or BNE with one ZERO register, then
650 // instead of adding NOP replace this instruction with the corresponding
651 // compact branch instruction, i.e. BEQZC or BNEZC. Additionally
652 // PseudoReturn and PseudoIndirectBranch are expanded to JR_MM, so they can
653 // be replaced with JRC16_MM.
Daniel Sanderse8efff32016-03-14 16:24:05 +0000654
655 // For MIPSR6 attempt to produce the corresponding compact (no delay slot)
Simon Dardisd9d41f52016-04-05 12:50:29 +0000656 // form of the CTI. For indirect jumps this will not require inserting a
657 // NOP and for branches will hopefully avoid requiring a NOP.
Simon Dardis8d8f2f82016-05-17 10:21:43 +0000658 if ((InMicroMipsMode ||
659 (STI.hasMips32r6() && MipsCompactBranchPolicy != CB_Never)) &&
660 TII->getEquivalentCompactForm(I)) {
Daniel Sanderse8efff32016-03-14 16:24:05 +0000661 I = replaceWithCompactBranch(MBB, I, I->getDebugLoc());
662 continue;
663 }
664
Jozef Kolek650a61a2015-02-13 17:51:27 +0000665 // Bundle the NOP to the instruction with the delay slot.
666 BuildMI(MBB, std::next(I), I->getDebugLoc(), TII->get(Mips::NOP));
667 MIBundleBuilder(MBB, I, std::next(I, 2));
Akira Hatanakaa0612812013-02-07 21:32:32 +0000668 }
669
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000670 return Changed;
671}
672
Akira Hatanakaf815db52013-03-01 00:26:14 +0000673template<typename IterTy>
674bool Filler::searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000675 RegDefsUses &RegDU, InspectMemInstr& IM, Iter Slot,
676 IterTy &Filler) const {
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000677 for (IterTy I = Begin; I != End;) {
678 IterTy CurrI = I;
679 ++I;
680
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000681 // skip debug value
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000682 if (CurrI->isDebugValue())
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000683 continue;
684
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000685 if (terminateSearch(*CurrI))
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000686 break;
687
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000688 assert((!CurrI->isCall() && !CurrI->isReturn() && !CurrI->isBranch()) &&
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000689 "Cannot put calls, returns or branches in delay slot.");
690
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000691 if (CurrI->isKill()) {
692 CurrI->eraseFromParent();
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000693 continue;
694 }
695
696 if (delayHasHazard(*CurrI, RegDU, IM))
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000697 continue;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000698
Eric Christopher6b6db772015-02-02 23:03:43 +0000699 const MipsSubtarget &STI = MBB.getParent()->getSubtarget<MipsSubtarget>();
700 if (STI.isTargetNaCl()) {
Sasa Stankovic5fddf612014-03-10 20:34:23 +0000701 // In NaCl, instructions that must be masked are forbidden in delay slots.
702 // We only check for loads, stores and SP changes. Calls, returns and
703 // branches are not checked because non-NaCl targets never put them in
704 // delay slots.
705 unsigned AddrIdx;
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000706 if ((isBasePlusOffsetMemoryAccess(CurrI->getOpcode(), &AddrIdx) &&
707 baseRegNeedsLoadStoreMask(CurrI->getOperand(AddrIdx).getReg())) ||
708 CurrI->modifiesRegister(Mips::SP, STI.getRegisterInfo()))
Sasa Stankovic5fddf612014-03-10 20:34:23 +0000709 continue;
710 }
711
Eric Christopher6b6db772015-02-02 23:03:43 +0000712 bool InMicroMipsMode = STI.inMicroMipsMode();
713 const MipsInstrInfo *TII = STI.getInstrInfo();
Jozef Koleke7cad7a2015-01-13 15:59:17 +0000714 unsigned Opcode = (*Slot).getOpcode();
Simon Dardis57f4ae42016-08-04 09:17:07 +0000715 // This is complicated by the tail call optimization. For non-PIC code
716 // there is only a 32bit sized unconditional branch which can be assumed
717 // to be able to reach the target. b16 only has a range of +/- 1 KB.
718 // It's entirely possible that the target function is reachable with b16
719 // but we don't have enough information to make that decision.
720 if (InMicroMipsMode && TII->getInstSizeInBytes(*CurrI) == 2 &&
Jozef Koleke7cad7a2015-01-13 15:59:17 +0000721 (Opcode == Mips::JR || Opcode == Mips::PseudoIndirectBranch ||
Simon Dardis57f4ae42016-08-04 09:17:07 +0000722 Opcode == Mips::PseudoReturn || Opcode == Mips::TAILCALL))
Jozef Koleke7cad7a2015-01-13 15:59:17 +0000723 continue;
724
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000725 Filler = CurrI;
Akira Hatanakaf815db52013-03-01 00:26:14 +0000726 return true;
727 }
728
729 return false;
730}
731
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000732bool Filler::searchBackward(MachineBasicBlock &MBB, MachineInstr &Slot) const {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000733 if (DisableBackwardSearch)
734 return false;
735
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000736 auto *Fn = MBB.getParent();
737 RegDefsUses RegDU(*Fn->getSubtarget().getRegisterInfo());
Matthias Braun941a7052016-07-28 18:40:00 +0000738 MemDefsUses MemDU(Fn->getDataLayout(), &Fn->getFrameInfo());
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000739 ReverseIter Filler;
Akira Hatanakaf815db52013-03-01 00:26:14 +0000740
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000741 RegDU.init(Slot);
Akira Hatanakaf815db52013-03-01 00:26:14 +0000742
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000743 MachineBasicBlock::iterator SlotI = Slot;
744 if (!searchRange(MBB, ++SlotI.getReverse(), MBB.rend(), RegDU, MemDU, Slot,
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000745 Filler))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000746 return false;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000747
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000748 MBB.splice(std::next(SlotI), &MBB, Filler.getReverse());
749 MIBundleBuilder(MBB, SlotI, std::next(SlotI, 2));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000750 ++UsefulSlots;
751 return true;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000752}
753
754bool Filler::searchForward(MachineBasicBlock &MBB, Iter Slot) const {
755 // Can handle only calls.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000756 if (DisableForwardSearch || !Slot->isCall())
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000757 return false;
758
Eric Christopher96e72c62015-01-29 23:27:36 +0000759 RegDefsUses RegDU(*MBB.getParent()->getSubtarget().getRegisterInfo());
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000760 NoMemInstr NM;
761 Iter Filler;
762
763 RegDU.setCallerSaved(*Slot);
764
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000765 if (!searchRange(MBB, std::next(Slot), MBB.end(), RegDU, NM, Slot, Filler))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000766 return false;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000767
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000768 MBB.splice(std::next(Slot), &MBB, Filler);
769 MIBundleBuilder(MBB, Slot, std::next(Slot, 2));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000770 ++UsefulSlots;
771 return true;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000772}
773
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000774bool Filler::searchSuccBBs(MachineBasicBlock &MBB, Iter Slot) const {
775 if (DisableSuccBBSearch)
776 return false;
777
778 MachineBasicBlock *SuccBB = selectSuccBB(MBB);
779
780 if (!SuccBB)
781 return false;
782
Eric Christopher96e72c62015-01-29 23:27:36 +0000783 RegDefsUses RegDU(*MBB.getParent()->getSubtarget().getRegisterInfo());
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000784 bool HasMultipleSuccs = false;
785 BB2BrMap BrMap;
Benjamin Kramerd2da7202014-04-21 09:34:48 +0000786 std::unique_ptr<InspectMemInstr> IM;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000787 Iter Filler;
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000788 auto *Fn = MBB.getParent();
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000789
790 // Iterate over SuccBB's predecessor list.
791 for (MachineBasicBlock::pred_iterator PI = SuccBB->pred_begin(),
792 PE = SuccBB->pred_end(); PI != PE; ++PI)
793 if (!examinePred(**PI, *SuccBB, RegDU, HasMultipleSuccs, BrMap))
794 return false;
795
796 // Do not allow moving instructions which have unallocatable register operands
797 // across basic block boundaries.
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000798 RegDU.setUnallocatableRegs(*Fn);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000799
800 // Only allow moving loads from stack or constants if any of the SuccBB's
801 // predecessors have multiple successors.
802 if (HasMultipleSuccs) {
803 IM.reset(new LoadFromStackOrConst());
804 } else {
Matthias Braun941a7052016-07-28 18:40:00 +0000805 const MachineFrameInfo &MFI = Fn->getFrameInfo();
806 IM.reset(new MemDefsUses(Fn->getDataLayout(), &MFI));
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000807 }
808
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000809 if (!searchRange(MBB, SuccBB->begin(), SuccBB->end(), RegDU, *IM, Slot,
810 Filler))
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000811 return false;
812
813 insertDelayFiller(Filler, BrMap);
814 addLiveInRegs(Filler, *SuccBB);
815 Filler->eraseFromParent();
816
817 return true;
818}
819
820MachineBasicBlock *Filler::selectSuccBB(MachineBasicBlock &B) const {
821 if (B.succ_empty())
Craig Topper062a2ba2014-04-25 05:30:21 +0000822 return nullptr;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000823
824 // Select the successor with the larget edge weight.
Benjamin Kramer3a377bc2014-03-01 11:47:00 +0000825 auto &Prob = getAnalysis<MachineBranchProbabilityInfo>();
Cong Hou1938f2e2015-11-24 08:51:23 +0000826 MachineBasicBlock *S = *std::max_element(
827 B.succ_begin(), B.succ_end(),
828 [&](const MachineBasicBlock *Dst0, const MachineBasicBlock *Dst1) {
829 return Prob.getEdgeProbability(&B, Dst0) <
830 Prob.getEdgeProbability(&B, Dst1);
831 });
Reid Kleckner0e288232015-08-27 23:27:47 +0000832 return S->isEHPad() ? nullptr : S;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000833}
834
835std::pair<MipsInstrInfo::BranchType, MachineInstr *>
836Filler::getBranch(MachineBasicBlock &MBB, const MachineBasicBlock &Dst) const {
Eric Christopher6b6db772015-02-02 23:03:43 +0000837 const MipsInstrInfo *TII =
838 MBB.getParent()->getSubtarget<MipsSubtarget>().getInstrInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +0000839 MachineBasicBlock *TrueBB = nullptr, *FalseBB = nullptr;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000840 SmallVector<MachineInstr*, 2> BranchInstrs;
841 SmallVector<MachineOperand, 2> Cond;
842
843 MipsInstrInfo::BranchType R =
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000844 TII->analyzeBranch(MBB, TrueBB, FalseBB, Cond, false, BranchInstrs);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000845
846 if ((R == MipsInstrInfo::BT_None) || (R == MipsInstrInfo::BT_NoBranch))
Craig Topper062a2ba2014-04-25 05:30:21 +0000847 return std::make_pair(R, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000848
849 if (R != MipsInstrInfo::BT_CondUncond) {
850 if (!hasUnoccupiedSlot(BranchInstrs[0]))
Craig Topper062a2ba2014-04-25 05:30:21 +0000851 return std::make_pair(MipsInstrInfo::BT_None, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000852
853 assert(((R != MipsInstrInfo::BT_Uncond) || (TrueBB == &Dst)));
854
855 return std::make_pair(R, BranchInstrs[0]);
856 }
857
858 assert((TrueBB == &Dst) || (FalseBB == &Dst));
859
860 // Examine the conditional branch. See if its slot is occupied.
861 if (hasUnoccupiedSlot(BranchInstrs[0]))
862 return std::make_pair(MipsInstrInfo::BT_Cond, BranchInstrs[0]);
863
864 // If that fails, try the unconditional branch.
865 if (hasUnoccupiedSlot(BranchInstrs[1]) && (FalseBB == &Dst))
866 return std::make_pair(MipsInstrInfo::BT_Uncond, BranchInstrs[1]);
867
Craig Topper062a2ba2014-04-25 05:30:21 +0000868 return std::make_pair(MipsInstrInfo::BT_None, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000869}
870
871bool Filler::examinePred(MachineBasicBlock &Pred, const MachineBasicBlock &Succ,
872 RegDefsUses &RegDU, bool &HasMultipleSuccs,
873 BB2BrMap &BrMap) const {
874 std::pair<MipsInstrInfo::BranchType, MachineInstr *> P =
875 getBranch(Pred, Succ);
876
877 // Return if either getBranch wasn't able to analyze the branches or there
878 // were no branches with unoccupied slots.
879 if (P.first == MipsInstrInfo::BT_None)
880 return false;
881
882 if ((P.first != MipsInstrInfo::BT_Uncond) &&
883 (P.first != MipsInstrInfo::BT_NoBranch)) {
884 HasMultipleSuccs = true;
885 RegDU.addLiveOut(Pred, Succ);
886 }
887
888 BrMap[&Pred] = P.second;
889 return true;
890}
891
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000892bool Filler::delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000893 InspectMemInstr &IM) const {
Vasileios Kalintirisbb60cfb2015-04-17 12:01:02 +0000894 assert(!Candidate.isKill() &&
895 "KILL instructions should have been eliminated at this point.");
896
897 bool HasHazard = Candidate.isImplicitDef();
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000898
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000899 HasHazard |= IM.hasHazard(Candidate);
Akira Hatanaka979899e2013-02-26 01:30:05 +0000900 HasHazard |= RegDU.update(Candidate, 0, Candidate.getNumOperands());
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000901
Akira Hatanaka06bd1382013-02-14 23:40:57 +0000902 return HasHazard;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000903}
904
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000905bool Filler::terminateSearch(const MachineInstr &Candidate) const {
906 return (Candidate.isTerminator() || Candidate.isCall() ||
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000907 Candidate.isPosition() || Candidate.isInlineAsm() ||
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000908 Candidate.hasUnmodeledSideEffects());
909}
Eugene Zelenko926883e2017-02-01 01:22:51 +0000910
911/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
912/// slots in Mips MachineFunctions
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000913FunctionPass *llvm::createMipsDelaySlotFillerPass() { return new Filler(); }