Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===-- DelaySlotFiller.cpp - SPARC delay slot filler ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 10 | // This is a simple local pass that attempts to fill delay slots with useful |
| 11 | // instructions. If no instructions can be moved into the delay slot, then a |
| 12 | // NOP is placed. |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "Sparc.h" |
Venkatraman Govindaraju | f482d3d | 2013-10-06 07:06:44 +0000 | [diff] [blame] | 16 | #include "SparcSubtarget.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/SmallSet.h" |
| 18 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Venkatraman Govindaraju | 0653218 | 2014-01-11 19:38:03 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 22 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetInstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetMachine.h" |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetRegisterInfo.h" |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 26 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 29 | #define DEBUG_TYPE "delay-slot-filler" |
| 30 | |
Chris Lattner | 1ef9cd4 | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 31 | STATISTIC(FilledSlots, "Number of delay slots filled"); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 32 | |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 33 | static cl::opt<bool> DisableDelaySlotFiller( |
| 34 | "disable-sparc-delay-filler", |
| 35 | cl::init(false), |
| 36 | cl::desc("Disable the Sparc delay slot filler."), |
| 37 | cl::Hidden); |
| 38 | |
Chris Lattner | 1ef9cd4 | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 39 | namespace { |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 40 | struct Filler : public MachineFunctionPass { |
Venkatraman Govindaraju | f482d3d | 2013-10-06 07:06:44 +0000 | [diff] [blame] | 41 | const SparcSubtarget *Subtarget; |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 42 | |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 43 | static char ID; |
Benjamin Kramer | 4ec6e9d | 2016-05-27 10:19:03 +0000 | [diff] [blame] | 44 | Filler() : MachineFunctionPass(ID) {} |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 45 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 46 | StringRef getPassName() const override { return "SPARC Delay Slot Filler"; } |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 47 | |
| 48 | bool runOnMachineBasicBlock(MachineBasicBlock &MBB); |
Craig Topper | b0c941b | 2014-04-29 07:57:13 +0000 | [diff] [blame] | 49 | bool runOnMachineFunction(MachineFunction &F) override { |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 50 | bool Changed = false; |
Eric Christopher | f5e9406 | 2015-01-30 23:46:43 +0000 | [diff] [blame] | 51 | Subtarget = &F.getSubtarget<SparcSubtarget>(); |
Venkatraman Govindaraju | 0653218 | 2014-01-11 19:38:03 +0000 | [diff] [blame] | 52 | |
| 53 | // This pass invalidates liveness information when it reorders |
| 54 | // instructions to fill delay slot. |
| 55 | F.getRegInfo().invalidateLiveness(); |
| 56 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 57 | for (MachineFunction::iterator FI = F.begin(), FE = F.end(); |
| 58 | FI != FE; ++FI) |
| 59 | Changed |= runOnMachineBasicBlock(*FI); |
| 60 | return Changed; |
| 61 | } |
| 62 | |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 63 | MachineFunctionProperties getRequiredProperties() const override { |
| 64 | return MachineFunctionProperties().set( |
Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 65 | MachineFunctionProperties::Property::NoVRegs); |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Venkatraman Govindaraju | 54bf611 | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 68 | void insertCallDefsUses(MachineBasicBlock::iterator MI, |
| 69 | SmallSet<unsigned, 32>& RegDefs, |
| 70 | SmallSet<unsigned, 32>& RegUses); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 71 | |
| 72 | void insertDefsUses(MachineBasicBlock::iterator MI, |
| 73 | SmallSet<unsigned, 32>& RegDefs, |
| 74 | SmallSet<unsigned, 32>& RegUses); |
| 75 | |
| 76 | bool IsRegInSet(SmallSet<unsigned, 32>& RegSet, |
| 77 | unsigned Reg); |
| 78 | |
| 79 | bool delayHasHazard(MachineBasicBlock::iterator candidate, |
| 80 | bool &sawLoad, bool &sawStore, |
| 81 | SmallSet<unsigned, 32> &RegDefs, |
| 82 | SmallSet<unsigned, 32> &RegUses); |
| 83 | |
| 84 | MachineBasicBlock::iterator |
| 85 | findDelayInstr(MachineBasicBlock &MBB, MachineBasicBlock::iterator slot); |
| 86 | |
Venkatraman Govindaraju | a82203f | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 87 | bool needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 88 | |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 89 | bool tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB, |
| 90 | MachineBasicBlock::iterator MBBI); |
| 91 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 92 | }; |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 93 | char Filler::ID = 0; |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 94 | } // end of anonymous namespace |
| 95 | |
| 96 | /// createSparcDelaySlotFillerPass - Returns a pass that fills in delay |
| 97 | /// slots in Sparc MachineFunctions |
| 98 | /// |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame^] | 99 | FunctionPass *llvm::createSparcDelaySlotFillerPass() { |
Benjamin Kramer | 4ec6e9d | 2016-05-27 10:19:03 +0000 | [diff] [blame] | 100 | return new Filler; |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Venkatraman Govindaraju | a82203f | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 103 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 104 | /// runOnMachineBasicBlock - Fill in delay slots for the given basic block. |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 105 | /// We assume there is only one delay slot per delayed instruction. |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 106 | /// |
| 107 | bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) { |
| 108 | bool Changed = false; |
Eric Christopher | f5e9406 | 2015-01-30 23:46:43 +0000 | [diff] [blame] | 109 | Subtarget = &MBB.getParent()->getSubtarget<SparcSubtarget>(); |
| 110 | const TargetInstrInfo *TII = Subtarget->getInstrInfo(); |
Venkatraman Govindaraju | f482d3d | 2013-10-06 07:06:44 +0000 | [diff] [blame] | 111 | |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 112 | for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) { |
| 113 | MachineBasicBlock::iterator MI = I; |
| 114 | ++I; |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 115 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 116 | // If MI is restore, try combining it with previous inst. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 117 | if (!DisableDelaySlotFiller && |
| 118 | (MI->getOpcode() == SP::RESTORErr |
| 119 | || MI->getOpcode() == SP::RESTOREri)) { |
| 120 | Changed |= tryCombineRestoreWithPrevInst(MBB, MI); |
| 121 | continue; |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 122 | } |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 123 | |
Joerg Sonnenberger | 48eb1974 | 2015-12-03 02:35:24 +0000 | [diff] [blame] | 124 | // TODO: If we ever want to support v7, this needs to be extended |
| 125 | // to cover all floating point operations. |
Venkatraman Govindaraju | f482d3d | 2013-10-06 07:06:44 +0000 | [diff] [blame] | 126 | if (!Subtarget->isV9() && |
| 127 | (MI->getOpcode() == SP::FCMPS || MI->getOpcode() == SP::FCMPD |
| 128 | || MI->getOpcode() == SP::FCMPQ)) { |
| 129 | BuildMI(MBB, I, MI->getDebugLoc(), TII->get(SP::NOP)); |
| 130 | Changed = true; |
| 131 | continue; |
| 132 | } |
| 133 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 134 | // If MI has no delay slot, skip. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 135 | if (!MI->hasDelaySlot()) |
| 136 | continue; |
| 137 | |
| 138 | MachineBasicBlock::iterator D = MBB.end(); |
| 139 | |
| 140 | if (!DisableDelaySlotFiller) |
| 141 | D = findDelayInstr(MBB, MI); |
| 142 | |
| 143 | ++FilledSlots; |
| 144 | Changed = true; |
| 145 | |
| 146 | if (D == MBB.end()) |
| 147 | BuildMI(MBB, I, MI->getDebugLoc(), TII->get(SP::NOP)); |
| 148 | else |
| 149 | MBB.splice(I, &MBB, D); |
| 150 | |
| 151 | unsigned structSize = 0; |
| 152 | if (needsUnimp(MI, structSize)) { |
| 153 | MachineBasicBlock::iterator J = MI; |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 154 | ++J; // skip the delay filler. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 155 | assert (J != MBB.end() && "MI needs a delay instruction."); |
Venkatraman Govindaraju | fdcc498 | 2013-07-30 02:26:29 +0000 | [diff] [blame] | 156 | BuildMI(MBB, ++J, MI->getDebugLoc(), |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 157 | TII->get(SP::UNIMP)).addImm(structSize); |
Venkatraman Govindaraju | 0653218 | 2014-01-11 19:38:03 +0000 | [diff] [blame] | 158 | // Bundle the delay filler and unimp with the instruction. |
| 159 | MIBundleBuilder(MBB, MachineBasicBlock::iterator(MI), J); |
| 160 | } else { |
| 161 | MIBundleBuilder(MBB, MachineBasicBlock::iterator(MI), I); |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 162 | } |
| 163 | } |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 164 | return Changed; |
| 165 | } |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 166 | |
| 167 | MachineBasicBlock::iterator |
| 168 | Filler::findDelayInstr(MachineBasicBlock &MBB, |
| 169 | MachineBasicBlock::iterator slot) |
| 170 | { |
| 171 | SmallSet<unsigned, 32> RegDefs; |
| 172 | SmallSet<unsigned, 32> RegUses; |
| 173 | bool sawLoad = false; |
| 174 | bool sawStore = false; |
| 175 | |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 176 | if (slot == MBB.begin()) |
| 177 | return MBB.end(); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 178 | |
Venkatraman Govindaraju | 8223c55 | 2013-10-08 02:50:29 +0000 | [diff] [blame] | 179 | if (slot->getOpcode() == SP::RET || slot->getOpcode() == SP::TLS_CALL) |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 180 | return MBB.end(); |
| 181 | |
| 182 | if (slot->getOpcode() == SP::RETL) { |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 183 | MachineBasicBlock::iterator J = slot; |
| 184 | --J; |
| 185 | |
| 186 | if (J->getOpcode() == SP::RESTORErr |
| 187 | || J->getOpcode() == SP::RESTOREri) { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 188 | // change retl to ret. |
Eric Christopher | f5e9406 | 2015-01-30 23:46:43 +0000 | [diff] [blame] | 189 | slot->setDesc(Subtarget->getInstrInfo()->get(SP::RET)); |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 190 | return J; |
| 191 | } |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 192 | } |
| 193 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 194 | // Call's delay filler can def some of call's uses. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 195 | if (slot->isCall()) |
Venkatraman Govindaraju | 54bf611 | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 196 | insertCallDefsUses(slot, RegDefs, RegUses); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 197 | else |
| 198 | insertDefsUses(slot, RegDefs, RegUses); |
| 199 | |
| 200 | bool done = false; |
| 201 | |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 202 | MachineBasicBlock::iterator I = slot; |
| 203 | |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 204 | while (!done) { |
| 205 | done = (I == MBB.begin()); |
| 206 | |
| 207 | if (!done) |
| 208 | --I; |
| 209 | |
| 210 | // skip debug value |
| 211 | if (I->isDebugValue()) |
| 212 | continue; |
| 213 | |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 214 | if (I->hasUnmodeledSideEffects() || I->isInlineAsm() || I->isPosition() || |
| 215 | I->hasDelaySlot() || I->isBundledWithSucc()) |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 216 | break; |
| 217 | |
| 218 | if (delayHasHazard(I, sawLoad, sawStore, RegDefs, RegUses)) { |
| 219 | insertDefsUses(I, RegDefs, RegUses); |
| 220 | continue; |
| 221 | } |
| 222 | |
| 223 | return I; |
| 224 | } |
| 225 | return MBB.end(); |
| 226 | } |
| 227 | |
| 228 | bool Filler::delayHasHazard(MachineBasicBlock::iterator candidate, |
| 229 | bool &sawLoad, |
| 230 | bool &sawStore, |
| 231 | SmallSet<unsigned, 32> &RegDefs, |
| 232 | SmallSet<unsigned, 32> &RegUses) |
| 233 | { |
| 234 | |
Venkatraman Govindaraju | 0c1f653 | 2011-02-12 19:02:33 +0000 | [diff] [blame] | 235 | if (candidate->isImplicitDef() || candidate->isKill()) |
| 236 | return true; |
| 237 | |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 238 | if (candidate->mayLoad()) { |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 239 | sawLoad = true; |
| 240 | if (sawStore) |
| 241 | return true; |
| 242 | } |
| 243 | |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 244 | if (candidate->mayStore()) { |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 245 | if (sawStore) |
| 246 | return true; |
| 247 | sawStore = true; |
| 248 | if (sawLoad) |
| 249 | return true; |
| 250 | } |
| 251 | |
| 252 | for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) { |
| 253 | const MachineOperand &MO = candidate->getOperand(i); |
| 254 | if (!MO.isReg()) |
| 255 | continue; // skip |
| 256 | |
| 257 | unsigned Reg = MO.getReg(); |
| 258 | |
| 259 | if (MO.isDef()) { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 260 | // check whether Reg is defined or used before delay slot. |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 261 | if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg)) |
| 262 | return true; |
| 263 | } |
| 264 | if (MO.isUse()) { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 265 | // check whether Reg is defined before delay slot. |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 266 | if (IsRegInSet(RegDefs, Reg)) |
| 267 | return true; |
| 268 | } |
| 269 | } |
Chris Dewhurst | 6bc3e13 | 2016-05-23 11:52:28 +0000 | [diff] [blame] | 270 | |
| 271 | unsigned Opcode = candidate->getOpcode(); |
| 272 | // LD and LDD may have NOPs inserted afterwards in the case of some LEON |
| 273 | // processors, so we can't use the delay slot if this feature is switched-on. |
| 274 | if (Subtarget->insertNOPLoad() |
| 275 | && |
| 276 | Opcode >= SP::LDDArr && Opcode <= SP::LDrr) |
| 277 | return true; |
| 278 | |
Chris Dewhurst | d03d565 | 2016-06-19 12:56:42 +0000 | [diff] [blame] | 279 | // Same as above for FDIV and FSQRT on some LEON processors. |
| 280 | if (Subtarget->fixAllFDIVSQRT() |
| 281 | && |
| 282 | Opcode >= SP::FDIVD && Opcode <= SP::FSQRTD) |
| 283 | return true; |
| 284 | |
| 285 | |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 286 | return false; |
| 287 | } |
| 288 | |
| 289 | |
Venkatraman Govindaraju | 54bf611 | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 290 | void Filler::insertCallDefsUses(MachineBasicBlock::iterator MI, |
| 291 | SmallSet<unsigned, 32>& RegDefs, |
| 292 | SmallSet<unsigned, 32>& RegUses) |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 293 | { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 294 | // Call defines o7, which is visible to the instruction in delay slot. |
Venkatraman Govindaraju | 54bf611 | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 295 | RegDefs.insert(SP::O7); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 296 | |
| 297 | switch(MI->getOpcode()) { |
| 298 | default: llvm_unreachable("Unknown opcode."); |
| 299 | case SP::CALL: break; |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 300 | case SP::CALLrr: |
| 301 | case SP::CALLri: |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 302 | assert(MI->getNumOperands() >= 2); |
| 303 | const MachineOperand &Reg = MI->getOperand(0); |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 304 | assert(Reg.isReg() && "CALL first operand is not a register."); |
| 305 | assert(Reg.isUse() && "CALL first operand is not a use."); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 306 | RegUses.insert(Reg.getReg()); |
| 307 | |
Chris Dewhurst | 8338d90 | 2016-05-04 12:11:05 +0000 | [diff] [blame] | 308 | const MachineOperand &Operand1 = MI->getOperand(1); |
| 309 | if (Operand1.isImm() || Operand1.isGlobal()) |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 310 | break; |
Chris Dewhurst | 8338d90 | 2016-05-04 12:11:05 +0000 | [diff] [blame] | 311 | assert(Operand1.isReg() && "CALLrr second operand is not a register."); |
| 312 | assert(Operand1.isUse() && "CALLrr second operand is not a use."); |
| 313 | RegUses.insert(Operand1.getReg()); |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 314 | break; |
| 315 | } |
| 316 | } |
| 317 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 318 | // Insert Defs and Uses of MI into the sets RegDefs and RegUses. |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 319 | void Filler::insertDefsUses(MachineBasicBlock::iterator MI, |
| 320 | SmallSet<unsigned, 32>& RegDefs, |
| 321 | SmallSet<unsigned, 32>& RegUses) |
| 322 | { |
| 323 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 324 | const MachineOperand &MO = MI->getOperand(i); |
| 325 | if (!MO.isReg()) |
| 326 | continue; |
| 327 | |
| 328 | unsigned Reg = MO.getReg(); |
| 329 | if (Reg == 0) |
| 330 | continue; |
| 331 | if (MO.isDef()) |
| 332 | RegDefs.insert(Reg); |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 333 | if (MO.isUse()) { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 334 | // Implicit register uses of retl are return values and |
| 335 | // retl does not use them. |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 336 | if (MO.isImplicit() && MI->getOpcode() == SP::RETL) |
| 337 | continue; |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 338 | RegUses.insert(Reg); |
Venkatraman Govindaraju | ca0fe2f5 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 339 | } |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 340 | } |
| 341 | } |
| 342 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 343 | // returns true if the Reg or its alias is in the RegSet. |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 344 | bool Filler::IsRegInSet(SmallSet<unsigned, 32>& RegSet, unsigned Reg) |
| 345 | { |
Jakob Stoklund Olesen | 92a0083 | 2012-06-01 20:36:54 +0000 | [diff] [blame] | 346 | // Check Reg and all aliased Registers. |
Eric Christopher | f5e9406 | 2015-01-30 23:46:43 +0000 | [diff] [blame] | 347 | for (MCRegAliasIterator AI(Reg, Subtarget->getRegisterInfo(), true); |
Jakob Stoklund Olesen | 92a0083 | 2012-06-01 20:36:54 +0000 | [diff] [blame] | 348 | AI.isValid(); ++AI) |
| 349 | if (RegSet.count(*AI)) |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 350 | return true; |
Venkatraman Govindaraju | 058e124 | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 351 | return false; |
| 352 | } |
| 353 | |
Venkatraman Govindaraju | a82203f | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 354 | bool Filler::needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize) |
| 355 | { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 356 | if (!I->isCall()) |
Venkatraman Govindaraju | a82203f | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 357 | return false; |
| 358 | |
| 359 | unsigned structSizeOpNum = 0; |
| 360 | switch (I->getOpcode()) { |
| 361 | default: llvm_unreachable("Unknown call opcode."); |
| 362 | case SP::CALL: structSizeOpNum = 1; break; |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 363 | case SP::CALLrr: |
| 364 | case SP::CALLri: structSizeOpNum = 2; break; |
Venkatraman Govindaraju | 8223c55 | 2013-10-08 02:50:29 +0000 | [diff] [blame] | 365 | case SP::TLS_CALL: return false; |
Venkatraman Govindaraju | a82203f | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | const MachineOperand &MO = I->getOperand(structSizeOpNum); |
| 369 | if (!MO.isImm()) |
| 370 | return false; |
| 371 | StructSize = MO.getImm(); |
| 372 | return true; |
| 373 | } |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 374 | |
| 375 | static bool combineRestoreADD(MachineBasicBlock::iterator RestoreMI, |
| 376 | MachineBasicBlock::iterator AddMI, |
| 377 | const TargetInstrInfo *TII) |
| 378 | { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 379 | // Before: add <op0>, <op1>, %i[0-7] |
| 380 | // restore %g0, %g0, %i[0-7] |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 381 | // |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 382 | // After : restore <op0>, <op1>, %o[0-7] |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 383 | |
| 384 | unsigned reg = AddMI->getOperand(0).getReg(); |
| 385 | if (reg < SP::I0 || reg > SP::I7) |
| 386 | return false; |
| 387 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 388 | // Erase RESTORE. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 389 | RestoreMI->eraseFromParent(); |
| 390 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 391 | // Change ADD to RESTORE. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 392 | AddMI->setDesc(TII->get((AddMI->getOpcode() == SP::ADDrr) |
| 393 | ? SP::RESTORErr |
| 394 | : SP::RESTOREri)); |
| 395 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 396 | // Map the destination register. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 397 | AddMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 398 | |
| 399 | return true; |
| 400 | } |
| 401 | |
| 402 | static bool combineRestoreOR(MachineBasicBlock::iterator RestoreMI, |
| 403 | MachineBasicBlock::iterator OrMI, |
| 404 | const TargetInstrInfo *TII) |
| 405 | { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 406 | // Before: or <op0>, <op1>, %i[0-7] |
| 407 | // restore %g0, %g0, %i[0-7] |
| 408 | // and <op0> or <op1> is zero, |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 409 | // |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 410 | // After : restore <op0>, <op1>, %o[0-7] |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 411 | |
| 412 | unsigned reg = OrMI->getOperand(0).getReg(); |
| 413 | if (reg < SP::I0 || reg > SP::I7) |
| 414 | return false; |
| 415 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 416 | // check whether it is a copy. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 417 | if (OrMI->getOpcode() == SP::ORrr |
| 418 | && OrMI->getOperand(1).getReg() != SP::G0 |
| 419 | && OrMI->getOperand(2).getReg() != SP::G0) |
| 420 | return false; |
| 421 | |
| 422 | if (OrMI->getOpcode() == SP::ORri |
| 423 | && OrMI->getOperand(1).getReg() != SP::G0 |
| 424 | && (!OrMI->getOperand(2).isImm() || OrMI->getOperand(2).getImm() != 0)) |
| 425 | return false; |
| 426 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 427 | // Erase RESTORE. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 428 | RestoreMI->eraseFromParent(); |
| 429 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 430 | // Change OR to RESTORE. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 431 | OrMI->setDesc(TII->get((OrMI->getOpcode() == SP::ORrr) |
| 432 | ? SP::RESTORErr |
| 433 | : SP::RESTOREri)); |
| 434 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 435 | // Map the destination register. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 436 | OrMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 437 | |
| 438 | return true; |
| 439 | } |
| 440 | |
| 441 | static bool combineRestoreSETHIi(MachineBasicBlock::iterator RestoreMI, |
| 442 | MachineBasicBlock::iterator SetHiMI, |
| 443 | const TargetInstrInfo *TII) |
| 444 | { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 445 | // Before: sethi imm3, %i[0-7] |
| 446 | // restore %g0, %g0, %g0 |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 447 | // |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 448 | // After : restore %g0, (imm3<<10), %o[0-7] |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 449 | |
| 450 | unsigned reg = SetHiMI->getOperand(0).getReg(); |
| 451 | if (reg < SP::I0 || reg > SP::I7) |
| 452 | return false; |
| 453 | |
| 454 | if (!SetHiMI->getOperand(1).isImm()) |
| 455 | return false; |
| 456 | |
| 457 | int64_t imm = SetHiMI->getOperand(1).getImm(); |
| 458 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 459 | // Is it a 3 bit immediate? |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 460 | if (!isInt<3>(imm)) |
| 461 | return false; |
| 462 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 463 | // Make it a 13 bit immediate. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 464 | imm = (imm << 10) & 0x1FFF; |
| 465 | |
| 466 | assert(RestoreMI->getOpcode() == SP::RESTORErr); |
| 467 | |
| 468 | RestoreMI->setDesc(TII->get(SP::RESTOREri)); |
| 469 | |
| 470 | RestoreMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 471 | RestoreMI->getOperand(1).setReg(SP::G0); |
| 472 | RestoreMI->getOperand(2).ChangeToImmediate(imm); |
| 473 | |
| 474 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 475 | // Erase the original SETHI. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 476 | SetHiMI->eraseFromParent(); |
| 477 | |
| 478 | return true; |
| 479 | } |
| 480 | |
| 481 | bool Filler::tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB, |
| 482 | MachineBasicBlock::iterator MBBI) |
| 483 | { |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 484 | // No previous instruction. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 485 | if (MBBI == MBB.begin()) |
| 486 | return false; |
| 487 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 488 | // assert that MBBI is a "restore %g0, %g0, %g0". |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 489 | assert(MBBI->getOpcode() == SP::RESTORErr |
| 490 | && MBBI->getOperand(0).getReg() == SP::G0 |
| 491 | && MBBI->getOperand(1).getReg() == SP::G0 |
| 492 | && MBBI->getOperand(2).getReg() == SP::G0); |
| 493 | |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 494 | MachineBasicBlock::iterator PrevInst = std::prev(MBBI); |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 495 | |
Venkatraman Govindaraju | 0653218 | 2014-01-11 19:38:03 +0000 | [diff] [blame] | 496 | // It cannot be combined with a bundled instruction. |
| 497 | if (PrevInst->isBundledWithSucc()) |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 498 | return false; |
| 499 | |
Eric Christopher | f5e9406 | 2015-01-30 23:46:43 +0000 | [diff] [blame] | 500 | const TargetInstrInfo *TII = Subtarget->getInstrInfo(); |
Bill Wendling | 6235c06 | 2013-06-07 20:35:25 +0000 | [diff] [blame] | 501 | |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 502 | switch (PrevInst->getOpcode()) { |
| 503 | default: break; |
| 504 | case SP::ADDrr: |
| 505 | case SP::ADDri: return combineRestoreADD(MBBI, PrevInst, TII); break; |
| 506 | case SP::ORrr: |
| 507 | case SP::ORri: return combineRestoreOR(MBBI, PrevInst, TII); break; |
| 508 | case SP::SETHIi: return combineRestoreSETHIi(MBBI, PrevInst, TII); break; |
| 509 | } |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 510 | // It cannot combine with the previous instruction. |
Venkatraman Govindaraju | 0bbe1b2 | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 511 | return false; |
| 512 | } |