blob: 66a6e85df375f392f5f42db9243051d4e30c6b14 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZTargetMachine.cpp - Define TargetMachine for SystemZ -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "SystemZTargetMachine.h"
Ulrich Weigand1f6666a2015-03-31 12:52:27 +000011#include "SystemZTargetTransformInfo.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000012#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000013#include "llvm/CodeGen/TargetPassConfig.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000014#include "llvm/Support/TargetRegistry.h"
Richard Sandiford37cd6cf2013-08-23 10:27:02 +000015#include "llvm/Transforms/Scalar.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000016#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000017
18using namespace llvm;
19
Jonas Paulssone451eef2015-12-10 09:10:07 +000020extern cl::opt<bool> MISchedPostRA;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000021extern "C" void LLVMInitializeSystemZTarget() {
22 // Register the target.
23 RegisterTargetMachine<SystemZTargetMachine> X(TheSystemZTarget);
24}
25
Ulrich Weigandce4c1092015-05-05 19:25:42 +000026// Determine whether we use the vector ABI.
27static bool UsesVectorABI(StringRef CPU, StringRef FS) {
28 // We use the vector ABI whenever the vector facility is avaiable.
29 // This is the case by default if CPU is z13 or later, and can be
30 // overridden via "[+-]vector" feature string elements.
31 bool VectorABI = true;
32 if (CPU.empty() || CPU == "generic" ||
33 CPU == "z10" || CPU == "z196" || CPU == "zEC12")
34 VectorABI = false;
35
36 SmallVector<StringRef, 3> Features;
Chandler Carruthe4405e92015-09-10 06:12:31 +000037 FS.split(Features, ',', -1, false /* KeepEmpty */);
Ulrich Weigandce4c1092015-05-05 19:25:42 +000038 for (auto &Feature : Features) {
39 if (Feature == "vector" || Feature == "+vector")
40 VectorABI = true;
41 if (Feature == "-vector")
42 VectorABI = false;
43 }
44
45 return VectorABI;
46}
47
Daniel Sandersed64d622015-06-11 15:34:59 +000048static std::string computeDataLayout(const Triple &TT, StringRef CPU,
Ulrich Weigandce4c1092015-05-05 19:25:42 +000049 StringRef FS) {
Ulrich Weigandce4c1092015-05-05 19:25:42 +000050 bool VectorABI = UsesVectorABI(CPU, FS);
51 std::string Ret = "";
52
53 // Big endian.
54 Ret += "E";
55
56 // Data mangling.
Daniel Sandersed64d622015-06-11 15:34:59 +000057 Ret += DataLayout::getManglingComponent(TT);
Ulrich Weigandce4c1092015-05-05 19:25:42 +000058
59 // Make sure that global data has at least 16 bits of alignment by
60 // default, so that we can refer to it using LARL. We don't have any
61 // special requirements for stack variables though.
62 Ret += "-i1:8:16-i8:8:16";
63
64 // 64-bit integers are naturally aligned.
65 Ret += "-i64:64";
66
67 // 128-bit floats are aligned only to 64 bits.
68 Ret += "-f128:64";
69
70 // When using the vector ABI, 128-bit vectors are also aligned to 64 bits.
71 if (VectorABI)
72 Ret += "-v128:64";
73
74 // We prefer 16 bits of aligned for all globals; see above.
75 Ret += "-a:8:16";
76
77 // Integer registers are 32 or 64 bits.
78 Ret += "-n32:64";
79
80 return Ret;
81}
82
Rafael Espindola8c34dd82016-05-18 22:04:49 +000083static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
84 // Static code is suitable for use in a dynamic executable; there is no
85 // separate DynamicNoPIC model.
86 if (!RM.hasValue() || *RM == Reloc::DynamicNoPIC)
87 return Reloc::Static;
88 return *RM;
89}
90
Daniel Sanders3e5de882015-06-11 19:41:26 +000091SystemZTargetMachine::SystemZTargetMachine(const Target &T, const Triple &TT,
Ulrich Weigand5f613df2013-05-06 16:15:19 +000092 StringRef CPU, StringRef FS,
93 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +000094 Optional<Reloc::Model> RM,
95 CodeModel::Model CM,
Ulrich Weigand5f613df2013-05-06 16:15:19 +000096 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +000097 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, FS), TT, CPU, FS, Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +000098 getEffectiveRelocModel(RM), CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000099 TLOF(make_unique<TargetLoweringObjectFileELF>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000100 Subtarget(TT, CPU, FS, *this) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000101 initAsmInfo();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000102}
103
Reid Kleckner357600e2014-11-20 23:37:18 +0000104SystemZTargetMachine::~SystemZTargetMachine() {}
105
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000106namespace {
107/// SystemZ Code Generator Pass Configuration Options.
108class SystemZPassConfig : public TargetPassConfig {
109public:
110 SystemZPassConfig(SystemZTargetMachine *TM, PassManagerBase &PM)
111 : TargetPassConfig(TM, PM) {}
112
113 SystemZTargetMachine &getSystemZTargetMachine() const {
114 return getTM<SystemZTargetMachine>();
115 }
116
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000117 void addIRPasses() override;
118 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000119 void addPreSched2() override;
120 void addPreEmitPass() override;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000121};
122} // end anonymous namespace
123
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000124void SystemZPassConfig::addIRPasses() {
125 TargetPassConfig::addIRPasses();
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000126}
127
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000128bool SystemZPassConfig::addInstSelector() {
129 addPass(createSystemZISelDag(getSystemZTargetMachine(), getOptLevel()));
Ulrich Weigand7db69182015-02-18 09:13:27 +0000130
131 if (getOptLevel() != CodeGenOpt::None)
132 addPass(createSystemZLDCleanupPass(getSystemZTargetMachine()));
133
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000134 return false;
135}
136
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000137void SystemZPassConfig::addPreSched2() {
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000138 if (getOptLevel() != CodeGenOpt::None)
Richard Sandifordf2404162013-07-25 09:11:15 +0000139 addPass(&IfConverterID);
Richard Sandifordf2404162013-07-25 09:11:15 +0000140}
141
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000142void SystemZPassConfig::addPreEmitPass() {
Jonas Paulsson5d3fbd32015-10-08 07:40:23 +0000143
144 // Do instruction shortening before compare elimination because some
145 // vector instructions will be shortened into opcodes that compare
146 // elimination recognizes.
147 if (getOptLevel() != CodeGenOpt::None)
148 addPass(createSystemZShortenInstPass(getSystemZTargetMachine()), false);
149
Richard Sandifordbdbb8af2013-08-05 10:58:53 +0000150 // We eliminate comparisons here rather than earlier because some
151 // transformations can change the set of available CC values and we
152 // generally want those transformations to have priority. This is
153 // especially true in the commonest case where the result of the comparison
154 // is used by a single in-range branch instruction, since we will then
155 // be able to fuse the compare and the branch instead.
156 //
157 // For example, two-address NILF can sometimes be converted into
158 // three-address RISBLG. NILF produces a CC value that indicates whether
159 // the low word is zero, but RISBLG does not modify CC at all. On the
160 // other hand, 64-bit ANDs like NILL can sometimes be converted to RISBG.
161 // The CC value produced by NILL isn't useful for our purposes, but the
162 // value produced by RISBG can be used for any comparison with zero
163 // (not just equality). So there are some transformations that lose
164 // CC values (while still being worthwhile) and others that happen to make
165 // the CC result more useful than it was originally.
166 //
Richard Sandifordc2121252013-08-05 11:23:46 +0000167 // Another reason is that we only want to use BRANCH ON COUNT in cases
168 // where we know that the count register is not going to be spilled.
169 //
Richard Sandifordbdbb8af2013-08-05 10:58:53 +0000170 // Doing it so late makes it more likely that a register will be reused
171 // between the comparison and the branch, but it isn't clear whether
172 // preventing that would be a win or not.
173 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000174 addPass(createSystemZElimComparePass(getSystemZTargetMachine()), false);
Richard Sandiford312425f2013-05-20 14:23:08 +0000175 addPass(createSystemZLongBranchPass(getSystemZTargetMachine()));
Jonas Paulssone451eef2015-12-10 09:10:07 +0000176
177 // Do final scheduling after all other optimizations, to get an
178 // optimal input for the decoder (branch relaxation must happen
179 // after block placement).
180 if (getOptLevel() != CodeGenOpt::None) {
181 if (MISchedPostRA)
182 addPass(&PostMachineSchedulerID);
183 else
184 addPass(&PostRASchedulerID);
185 }
Richard Sandiford312425f2013-05-20 14:23:08 +0000186}
187
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000188TargetPassConfig *SystemZTargetMachine::createPassConfig(PassManagerBase &PM) {
189 return new SystemZPassConfig(this, PM);
190}
Ulrich Weigand1f6666a2015-03-31 12:52:27 +0000191
192TargetIRAnalysis SystemZTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000193 return TargetIRAnalysis([this](const Function &F) {
Ulrich Weigand1f6666a2015-03-31 12:52:27 +0000194 return TargetTransformInfo(SystemZTTIImpl(this, F));
195 });
196}