blob: cce914b094f7d2c484c7c4e02eb5b3ac250d4bfd [file] [log] [blame]
Mehdi Amini945a6602015-02-27 18:32:11 +00001; RUN: llc < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=thumbv7-apple-darwin | FileCheck %s --check-prefix=ARM
Chad Rosier45110fd2011-11-14 22:34:48 +00002
3define i32 @t1(i32* nocapture %ptr) nounwind readonly {
4entry:
5; ARM: t1
David Blaikie79e6c742015-02-27 19:29:02 +00006 %add.ptr = getelementptr inbounds i32, i32* %ptr, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +00007 %0 = load i32, i32* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +00008; ARM: ldr r{{[0-9]}}, [r0, #4]
9 ret i32 %0
10}
11
12define i32 @t2(i32* nocapture %ptr) nounwind readonly {
13entry:
14; ARM: t2
David Blaikie79e6c742015-02-27 19:29:02 +000015 %add.ptr = getelementptr inbounds i32, i32* %ptr, i32 63
David Blaikiea79ac142015-02-27 21:17:42 +000016 %0 = load i32, i32* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +000017; ARM: ldr.w r{{[0-9]}}, [r0, #252]
18 ret i32 %0
19}
20
21define zeroext i16 @t3(i16* nocapture %ptr) nounwind readonly {
22entry:
23; ARM: t3
David Blaikie79e6c742015-02-27 19:29:02 +000024 %add.ptr = getelementptr inbounds i16, i16* %ptr, i16 1
David Blaikiea79ac142015-02-27 21:17:42 +000025 %0 = load i16, i16* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +000026; ARM: ldrh r{{[0-9]}}, [r0, #2]
27 ret i16 %0
28}
29
30define zeroext i16 @t4(i16* nocapture %ptr) nounwind readonly {
31entry:
32; ARM: t4
David Blaikie79e6c742015-02-27 19:29:02 +000033 %add.ptr = getelementptr inbounds i16, i16* %ptr, i16 63
David Blaikiea79ac142015-02-27 21:17:42 +000034 %0 = load i16, i16* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +000035; ARM: ldrh.w r{{[0-9]}}, [r0, #126]
36 ret i16 %0
37}
38
39define zeroext i8 @t5(i8* nocapture %ptr) nounwind readonly {
40entry:
41; ARM: t5
David Blaikie79e6c742015-02-27 19:29:02 +000042 %add.ptr = getelementptr inbounds i8, i8* %ptr, i8 1
David Blaikiea79ac142015-02-27 21:17:42 +000043 %0 = load i8, i8* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +000044; ARM: ldrb r{{[0-9]}}, [r0, #1]
45 ret i8 %0
46}
47
48define zeroext i8 @t6(i8* nocapture %ptr) nounwind readonly {
49entry:
50; ARM: t6
David Blaikie79e6c742015-02-27 19:29:02 +000051 %add.ptr = getelementptr inbounds i8, i8* %ptr, i8 63
David Blaikiea79ac142015-02-27 21:17:42 +000052 %0 = load i8, i8* %add.ptr, align 4
Chad Rosier45110fd2011-11-14 22:34:48 +000053; ARM: ldrb.w r{{[0-9]}}, [r0, #63]
54 ret i8 %0
Chad Rosier4e88fbe2011-11-14 22:48:33 +000055}