blob: 58c1f0ee4eeda2dee559b42209f55e1be4498fe1 [file] [log] [blame]
Jack Carter86ac5c12013-11-18 23:55:27 +00001//===-- MipsTargetStreamer.cpp - Mips Target Streamer Methods -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides Mips specific target streamer methods.
11//
12//===----------------------------------------------------------------------===//
13
Mehdi Aminib550cb12016-04-18 09:17:29 +000014#include "MipsTargetStreamer.h"
Rafael Espindola054234f2014-01-27 03:53:56 +000015#include "InstPrinter/MipsInstPrinter.h"
Daniel Sanders68c37472014-07-21 13:30:55 +000016#include "MipsELFStreamer.h"
Daniel Sandersfe98b2f2016-05-03 13:35:44 +000017#include "MipsMCExpr.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000018#include "MipsMCTargetDesc.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000019#include "MipsTargetObjectFile.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000020#include "llvm/MC/MCContext.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000021#include "llvm/MC/MCSectionELF.h"
Rafael Espindolacb1953f2014-01-26 06:57:13 +000022#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola95fb9b92015-06-02 20:38:46 +000023#include "llvm/MC/MCSymbolELF.h"
Daniel Sandersc07f06a2016-05-04 13:21:06 +000024#include "llvm/Support/CommandLine.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000025#include "llvm/Support/ELF.h"
Jack Carter86ac5c12013-11-18 23:55:27 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/FormattedStream.h"
28
29using namespace llvm;
30
Daniel Sandersc07f06a2016-05-04 13:21:06 +000031namespace {
32static cl::opt<bool> RoundSectionSizes(
33 "mips-round-section-sizes", cl::init(false),
34 cl::desc("Round section sizes up to the section alignment"), cl::Hidden);
35} // end anonymous namespace
36
Vladimir Medicfb8a2a92014-07-08 08:59:22 +000037MipsTargetStreamer::MipsTargetStreamer(MCStreamer &S)
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000038 : MCTargetStreamer(S), ModuleDirectiveAllowed(true) {
Daniel Sandersd97a6342014-08-13 10:07:34 +000039 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
40}
Rafael Espindola60890b82014-06-23 19:43:40 +000041void MipsTargetStreamer::emitDirectiveSetMicroMips() {}
42void MipsTargetStreamer::emitDirectiveSetNoMicroMips() {}
43void MipsTargetStreamer::emitDirectiveSetMips16() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000044void MipsTargetStreamer::emitDirectiveSetNoMips16() { forbidModuleDirective(); }
45void MipsTargetStreamer::emitDirectiveSetReorder() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000046void MipsTargetStreamer::emitDirectiveSetNoReorder() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000047void MipsTargetStreamer::emitDirectiveSetMacro() { forbidModuleDirective(); }
48void MipsTargetStreamer::emitDirectiveSetNoMacro() { forbidModuleDirective(); }
49void MipsTargetStreamer::emitDirectiveSetMsa() { forbidModuleDirective(); }
50void MipsTargetStreamer::emitDirectiveSetNoMsa() { forbidModuleDirective(); }
51void MipsTargetStreamer::emitDirectiveSetAt() { forbidModuleDirective(); }
Toma Tabacu16a74492015-02-13 10:30:57 +000052void MipsTargetStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
53 forbidModuleDirective();
54}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000055void MipsTargetStreamer::emitDirectiveSetNoAt() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000056void MipsTargetStreamer::emitDirectiveEnd(StringRef Name) {}
57void MipsTargetStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {}
58void MipsTargetStreamer::emitDirectiveAbiCalls() {}
59void MipsTargetStreamer::emitDirectiveNaN2008() {}
60void MipsTargetStreamer::emitDirectiveNaNLegacy() {}
61void MipsTargetStreamer::emitDirectiveOptionPic0() {}
62void MipsTargetStreamer::emitDirectiveOptionPic2() {}
Toma Tabacu9ca50962015-04-16 09:53:47 +000063void MipsTargetStreamer::emitDirectiveInsn() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000064void MipsTargetStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
65 unsigned ReturnReg) {}
66void MipsTargetStreamer::emitMask(unsigned CPUBitmask, int CPUTopSavedRegOff) {}
67void MipsTargetStreamer::emitFMask(unsigned FPUBitmask, int FPUTopSavedRegOff) {
68}
Toma Tabacu85618b32014-08-19 14:22:52 +000069void MipsTargetStreamer::emitDirectiveSetArch(StringRef Arch) {
70 forbidModuleDirective();
71}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000072void MipsTargetStreamer::emitDirectiveSetMips0() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000073void MipsTargetStreamer::emitDirectiveSetMips1() { forbidModuleDirective(); }
74void MipsTargetStreamer::emitDirectiveSetMips2() { forbidModuleDirective(); }
75void MipsTargetStreamer::emitDirectiveSetMips3() { forbidModuleDirective(); }
76void MipsTargetStreamer::emitDirectiveSetMips4() { forbidModuleDirective(); }
77void MipsTargetStreamer::emitDirectiveSetMips5() { forbidModuleDirective(); }
78void MipsTargetStreamer::emitDirectiveSetMips32() { forbidModuleDirective(); }
79void MipsTargetStreamer::emitDirectiveSetMips32R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000080void MipsTargetStreamer::emitDirectiveSetMips32R3() { forbidModuleDirective(); }
81void MipsTargetStreamer::emitDirectiveSetMips32R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000082void MipsTargetStreamer::emitDirectiveSetMips32R6() { forbidModuleDirective(); }
83void MipsTargetStreamer::emitDirectiveSetMips64() { forbidModuleDirective(); }
84void MipsTargetStreamer::emitDirectiveSetMips64R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000085void MipsTargetStreamer::emitDirectiveSetMips64R3() { forbidModuleDirective(); }
86void MipsTargetStreamer::emitDirectiveSetMips64R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000087void MipsTargetStreamer::emitDirectiveSetMips64R6() { forbidModuleDirective(); }
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000088void MipsTargetStreamer::emitDirectiveSetPop() { forbidModuleDirective(); }
89void MipsTargetStreamer::emitDirectiveSetPush() { forbidModuleDirective(); }
Toma Tabacu29696502015-06-02 09:48:04 +000090void MipsTargetStreamer::emitDirectiveSetSoftFloat() {
91 forbidModuleDirective();
92}
93void MipsTargetStreamer::emitDirectiveSetHardFloat() {
94 forbidModuleDirective();
95}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000096void MipsTargetStreamer::emitDirectiveSetDsp() { forbidModuleDirective(); }
Toma Tabacu351b2fe2014-09-17 09:01:54 +000097void MipsTargetStreamer::emitDirectiveSetNoDsp() { forbidModuleDirective(); }
Toma Tabacuc4c202a2014-10-01 14:53:19 +000098void MipsTargetStreamer::emitDirectiveCpLoad(unsigned RegNo) {}
Daniel Sanders7225cd52016-04-29 16:16:49 +000099void MipsTargetStreamer::emitDirectiveCpRestore(int Offset, unsigned ATReg,
100 SMLoc IDLoc,
101 const MCSubtargetInfo *STI) {
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000102 forbidModuleDirective();
103}
Rafael Espindola60890b82014-06-23 19:43:40 +0000104void MipsTargetStreamer::emitDirectiveCpsetup(unsigned RegNo, int RegOrOffset,
105 const MCSymbol &Sym, bool IsReg) {
106}
Daniel Sandersf173dda2015-09-22 10:50:09 +0000107void MipsTargetStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
108 bool SaveLocationIsRegister) {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000109
Toma Tabacua64e5402015-06-25 12:44:38 +0000110void MipsTargetStreamer::emitDirectiveModuleFP() {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000111
Toma Tabacu3c499582015-06-25 10:56:57 +0000112void MipsTargetStreamer::emitDirectiveModuleOddSPReg() {
113 if (!ABIFlagsSection.OddSPReg && !ABIFlagsSection.Is32BitABI)
Daniel Sanders7e527422014-07-10 13:38:23 +0000114 report_fatal_error("+nooddspreg is only valid for O32");
115}
Toma Tabacu0f093132015-06-30 13:46:03 +0000116void MipsTargetStreamer::emitDirectiveModuleSoftFloat() {}
117void MipsTargetStreamer::emitDirectiveModuleHardFloat() {}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000118void MipsTargetStreamer::emitDirectiveSetFp(
119 MipsABIFlagsSection::FpABIKind Value) {
120 forbidModuleDirective();
121}
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000122void MipsTargetStreamer::emitDirectiveSetOddSPReg() { forbidModuleDirective(); }
123void MipsTargetStreamer::emitDirectiveSetNoOddSPReg() {
124 forbidModuleDirective();
125}
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000126
Daniel Sandersa736b372016-04-29 13:33:12 +0000127void MipsTargetStreamer::emitR(unsigned Opcode, unsigned Reg0, SMLoc IDLoc,
128 const MCSubtargetInfo *STI) {
129 MCInst TmpInst;
130 TmpInst.setOpcode(Opcode);
131 TmpInst.addOperand(MCOperand::createReg(Reg0));
132 TmpInst.setLoc(IDLoc);
133 getStreamer().EmitInstruction(TmpInst, *STI);
134}
135
136void MipsTargetStreamer::emitRX(unsigned Opcode, unsigned Reg0, MCOperand Op1,
137 SMLoc IDLoc, const MCSubtargetInfo *STI) {
138 MCInst TmpInst;
139 TmpInst.setOpcode(Opcode);
140 TmpInst.addOperand(MCOperand::createReg(Reg0));
141 TmpInst.addOperand(Op1);
142 TmpInst.setLoc(IDLoc);
143 getStreamer().EmitInstruction(TmpInst, *STI);
144}
145
146void MipsTargetStreamer::emitRI(unsigned Opcode, unsigned Reg0, int32_t Imm,
147 SMLoc IDLoc, const MCSubtargetInfo *STI) {
148 emitRX(Opcode, Reg0, MCOperand::createImm(Imm), IDLoc, STI);
149}
150
151void MipsTargetStreamer::emitRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
152 SMLoc IDLoc, const MCSubtargetInfo *STI) {
153 emitRX(Opcode, Reg0, MCOperand::createReg(Reg1), IDLoc, STI);
154}
155
156void MipsTargetStreamer::emitII(unsigned Opcode, int16_t Imm1, int16_t Imm2,
157 SMLoc IDLoc, const MCSubtargetInfo *STI) {
158 MCInst TmpInst;
159 TmpInst.setOpcode(Opcode);
160 TmpInst.addOperand(MCOperand::createImm(Imm1));
161 TmpInst.addOperand(MCOperand::createImm(Imm2));
162 TmpInst.setLoc(IDLoc);
163 getStreamer().EmitInstruction(TmpInst, *STI);
164}
165
166void MipsTargetStreamer::emitRRX(unsigned Opcode, unsigned Reg0, unsigned Reg1,
167 MCOperand Op2, SMLoc IDLoc,
168 const MCSubtargetInfo *STI) {
169 MCInst TmpInst;
170 TmpInst.setOpcode(Opcode);
171 TmpInst.addOperand(MCOperand::createReg(Reg0));
172 TmpInst.addOperand(MCOperand::createReg(Reg1));
173 TmpInst.addOperand(Op2);
174 TmpInst.setLoc(IDLoc);
175 getStreamer().EmitInstruction(TmpInst, *STI);
176}
177
178void MipsTargetStreamer::emitRRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
179 unsigned Reg2, SMLoc IDLoc,
180 const MCSubtargetInfo *STI) {
181 emitRRX(Opcode, Reg0, Reg1, MCOperand::createReg(Reg2), IDLoc, STI);
182}
183
184void MipsTargetStreamer::emitRRI(unsigned Opcode, unsigned Reg0, unsigned Reg1,
185 int16_t Imm, SMLoc IDLoc,
186 const MCSubtargetInfo *STI) {
187 emitRRX(Opcode, Reg0, Reg1, MCOperand::createImm(Imm), IDLoc, STI);
188}
189
190void MipsTargetStreamer::emitAddu(unsigned DstReg, unsigned SrcReg,
191 unsigned TrgReg, bool Is64Bit,
192 const MCSubtargetInfo *STI) {
193 emitRRR(Is64Bit ? Mips::DADDu : Mips::ADDu, DstReg, SrcReg, TrgReg, SMLoc(),
194 STI);
195}
196
197void MipsTargetStreamer::emitDSLL(unsigned DstReg, unsigned SrcReg,
198 int16_t ShiftAmount, SMLoc IDLoc,
199 const MCSubtargetInfo *STI) {
200 if (ShiftAmount >= 32) {
201 emitRRI(Mips::DSLL32, DstReg, SrcReg, ShiftAmount - 32, IDLoc, STI);
202 return;
203 }
204
205 emitRRI(Mips::DSLL, DstReg, SrcReg, ShiftAmount, IDLoc, STI);
206}
207
208void MipsTargetStreamer::emitEmptyDelaySlot(bool hasShortDelaySlot, SMLoc IDLoc,
209 const MCSubtargetInfo *STI) {
210 if (hasShortDelaySlot)
211 emitRR(Mips::MOVE16_MM, Mips::ZERO, Mips::ZERO, IDLoc, STI);
212 else
213 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
214}
215
216void MipsTargetStreamer::emitNop(SMLoc IDLoc, const MCSubtargetInfo *STI) {
217 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
218}
219
Daniel Sanders7225cd52016-04-29 16:16:49 +0000220/// Emit the $gp restore operation for .cprestore.
221void MipsTargetStreamer::emitGPRestore(int Offset, SMLoc IDLoc,
222 const MCSubtargetInfo *STI) {
223 emitLoadWithImmOffset(Mips::LW, Mips::GP, Mips::SP, Offset, Mips::GP, IDLoc,
224 STI);
225}
226
227/// Emit a store instruction with an immediate offset.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000228void MipsTargetStreamer::emitStoreWithImmOffset(
229 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, int64_t Offset,
230 unsigned ATReg, SMLoc IDLoc, const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000231 if (isInt<16>(Offset)) {
232 emitRRI(Opcode, SrcReg, BaseReg, Offset, IDLoc, STI);
233 return;
234 }
235
Daniel Sandersfba875f2016-04-29 13:43:45 +0000236 // sw $8, offset($8) => lui $at, %hi(offset)
237 // add $at, $at, $8
238 // sw $8, %lo(offset)($at)
239
240 unsigned LoOffset = Offset & 0x0000ffff;
241 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
242
243 // If msb of LoOffset is 1(negative number) we must increment HiOffset
244 // to account for the sign-extension of the low part.
245 if (LoOffset & 0x8000)
246 HiOffset++;
247
248 // Generate the base address in ATReg.
249 emitRI(Mips::LUi, ATReg, HiOffset, IDLoc, STI);
250 if (BaseReg != Mips::ZERO)
251 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
252 // Emit the store with the adjusted base and offset.
253 emitRRI(Opcode, SrcReg, ATReg, LoOffset, IDLoc, STI);
254}
255
256/// Emit a store instruction with an symbol offset. Symbols are assumed to be
257/// out of range for a simm16 will be expanded to appropriate instructions.
258void MipsTargetStreamer::emitStoreWithSymOffset(
259 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, MCOperand &HiOperand,
260 MCOperand &LoOperand, unsigned ATReg, SMLoc IDLoc,
261 const MCSubtargetInfo *STI) {
262 // sw $8, sym => lui $at, %hi(sym)
263 // sw $8, %lo(sym)($at)
264
265 // Generate the base address in ATReg.
266 emitRX(Mips::LUi, ATReg, HiOperand, IDLoc, STI);
267 if (BaseReg != Mips::ZERO)
268 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
269 // Emit the store with the adjusted base and offset.
270 emitRRX(Opcode, SrcReg, ATReg, LoOperand, IDLoc, STI);
271}
272
Daniel Sanders7225cd52016-04-29 16:16:49 +0000273/// Emit a load instruction with an immediate offset. DstReg and TmpReg are
274/// permitted to be the same register iff DstReg is distinct from BaseReg and
275/// DstReg is a GPR. It is the callers responsibility to identify such cases
276/// and pass the appropriate register in TmpReg.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000277void MipsTargetStreamer::emitLoadWithImmOffset(unsigned Opcode, unsigned DstReg,
278 unsigned BaseReg, int64_t Offset,
279 unsigned TmpReg, SMLoc IDLoc,
280 const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000281 if (isInt<16>(Offset)) {
282 emitRRI(Opcode, DstReg, BaseReg, Offset, IDLoc, STI);
283 return;
284 }
285
Daniel Sandersfba875f2016-04-29 13:43:45 +0000286 // 1) lw $8, offset($9) => lui $8, %hi(offset)
287 // add $8, $8, $9
288 // lw $8, %lo(offset)($9)
289 // 2) lw $8, offset($8) => lui $at, %hi(offset)
290 // add $at, $at, $8
291 // lw $8, %lo(offset)($at)
292
293 unsigned LoOffset = Offset & 0x0000ffff;
294 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
295
296 // If msb of LoOffset is 1(negative number) we must increment HiOffset
297 // to account for the sign-extension of the low part.
298 if (LoOffset & 0x8000)
299 HiOffset++;
300
301 // Generate the base address in TmpReg.
302 emitRI(Mips::LUi, TmpReg, HiOffset, IDLoc, STI);
303 if (BaseReg != Mips::ZERO)
304 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
305 // Emit the load with the adjusted base and offset.
306 emitRRI(Opcode, DstReg, TmpReg, LoOffset, IDLoc, STI);
307}
308
309/// Emit a load instruction with an symbol offset. Symbols are assumed to be
310/// out of range for a simm16 will be expanded to appropriate instructions.
311/// DstReg and TmpReg are permitted to be the same register iff DstReg is a
312/// GPR. It is the callers responsibility to identify such cases and pass the
313/// appropriate register in TmpReg.
314void MipsTargetStreamer::emitLoadWithSymOffset(unsigned Opcode, unsigned DstReg,
315 unsigned BaseReg,
316 MCOperand &HiOperand,
317 MCOperand &LoOperand,
318 unsigned TmpReg, SMLoc IDLoc,
319 const MCSubtargetInfo *STI) {
320 // 1) lw $8, sym => lui $8, %hi(sym)
321 // lw $8, %lo(sym)($8)
322 // 2) ldc1 $f0, sym => lui $at, %hi(sym)
323 // ldc1 $f0, %lo(sym)($at)
324
325 // Generate the base address in TmpReg.
326 emitRX(Mips::LUi, TmpReg, HiOperand, IDLoc, STI);
327 if (BaseReg != Mips::ZERO)
328 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
329 // Emit the load with the adjusted base and offset.
330 emitRRX(Opcode, DstReg, TmpReg, LoOperand, IDLoc, STI);
331}
332
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000333MipsTargetAsmStreamer::MipsTargetAsmStreamer(MCStreamer &S,
334 formatted_raw_ostream &OS)
335 : MipsTargetStreamer(S), OS(OS) {}
Jack Carter6ef6cc52013-11-19 20:53:28 +0000336
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000337void MipsTargetAsmStreamer::emitDirectiveSetMicroMips() {
338 OS << "\t.set\tmicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000339 forbidModuleDirective();
Jack Carter6ef6cc52013-11-19 20:53:28 +0000340}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000341
342void MipsTargetAsmStreamer::emitDirectiveSetNoMicroMips() {
343 OS << "\t.set\tnomicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000344 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000345}
346
Rafael Espindola6633d572014-01-14 18:57:12 +0000347void MipsTargetAsmStreamer::emitDirectiveSetMips16() {
348 OS << "\t.set\tmips16\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000349 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000350}
351
352void MipsTargetAsmStreamer::emitDirectiveSetNoMips16() {
353 OS << "\t.set\tnomips16\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000354 MipsTargetStreamer::emitDirectiveSetNoMips16();
Rafael Espindola6633d572014-01-14 18:57:12 +0000355}
356
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000357void MipsTargetAsmStreamer::emitDirectiveSetReorder() {
358 OS << "\t.set\treorder\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000359 MipsTargetStreamer::emitDirectiveSetReorder();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000360}
361
362void MipsTargetAsmStreamer::emitDirectiveSetNoReorder() {
363 OS << "\t.set\tnoreorder\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000364 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000365}
366
367void MipsTargetAsmStreamer::emitDirectiveSetMacro() {
368 OS << "\t.set\tmacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000369 MipsTargetStreamer::emitDirectiveSetMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000370}
371
372void MipsTargetAsmStreamer::emitDirectiveSetNoMacro() {
373 OS << "\t.set\tnomacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000374 MipsTargetStreamer::emitDirectiveSetNoMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000375}
376
Daniel Sanders44934432014-08-07 12:03:36 +0000377void MipsTargetAsmStreamer::emitDirectiveSetMsa() {
378 OS << "\t.set\tmsa\n";
379 MipsTargetStreamer::emitDirectiveSetMsa();
380}
381
382void MipsTargetAsmStreamer::emitDirectiveSetNoMsa() {
383 OS << "\t.set\tnomsa\n";
384 MipsTargetStreamer::emitDirectiveSetNoMsa();
385}
386
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000387void MipsTargetAsmStreamer::emitDirectiveSetAt() {
388 OS << "\t.set\tat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000389 MipsTargetStreamer::emitDirectiveSetAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000390}
391
Toma Tabacu16a74492015-02-13 10:30:57 +0000392void MipsTargetAsmStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
393 OS << "\t.set\tat=$" << Twine(RegNo) << "\n";
394 MipsTargetStreamer::emitDirectiveSetAtWithArg(RegNo);
395}
396
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000397void MipsTargetAsmStreamer::emitDirectiveSetNoAt() {
398 OS << "\t.set\tnoat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000399 MipsTargetStreamer::emitDirectiveSetNoAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000400}
401
402void MipsTargetAsmStreamer::emitDirectiveEnd(StringRef Name) {
403 OS << "\t.end\t" << Name << '\n';
404}
405
Rafael Espindola6633d572014-01-14 18:57:12 +0000406void MipsTargetAsmStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
407 OS << "\t.ent\t" << Symbol.getName() << '\n';
408}
409
Jack Carter0cd3c192014-01-06 23:27:31 +0000410void MipsTargetAsmStreamer::emitDirectiveAbiCalls() { OS << "\t.abicalls\n"; }
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000411
412void MipsTargetAsmStreamer::emitDirectiveNaN2008() { OS << "\t.nan\t2008\n"; }
413
414void MipsTargetAsmStreamer::emitDirectiveNaNLegacy() {
415 OS << "\t.nan\tlegacy\n";
416}
417
Jack Carter0cd3c192014-01-06 23:27:31 +0000418void MipsTargetAsmStreamer::emitDirectiveOptionPic0() {
419 OS << "\t.option\tpic0\n";
420}
421
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000422void MipsTargetAsmStreamer::emitDirectiveOptionPic2() {
423 OS << "\t.option\tpic2\n";
424}
425
Toma Tabacu9ca50962015-04-16 09:53:47 +0000426void MipsTargetAsmStreamer::emitDirectiveInsn() {
427 MipsTargetStreamer::emitDirectiveInsn();
428 OS << "\t.insn\n";
429}
430
Rafael Espindola054234f2014-01-27 03:53:56 +0000431void MipsTargetAsmStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
432 unsigned ReturnReg) {
433 OS << "\t.frame\t$"
434 << StringRef(MipsInstPrinter::getRegisterName(StackReg)).lower() << ","
435 << StackSize << ",$"
Rafael Espindola25fa2912014-01-27 04:33:11 +0000436 << StringRef(MipsInstPrinter::getRegisterName(ReturnReg)).lower() << '\n';
437}
438
Toma Tabacu85618b32014-08-19 14:22:52 +0000439void MipsTargetAsmStreamer::emitDirectiveSetArch(StringRef Arch) {
440 OS << "\t.set arch=" << Arch << "\n";
441 MipsTargetStreamer::emitDirectiveSetArch(Arch);
442}
443
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000444void MipsTargetAsmStreamer::emitDirectiveSetMips0() {
445 OS << "\t.set\tmips0\n";
446 MipsTargetStreamer::emitDirectiveSetMips0();
447}
Toma Tabacu26647792014-09-09 12:52:14 +0000448
Daniel Sandersf0df2212014-08-04 12:20:00 +0000449void MipsTargetAsmStreamer::emitDirectiveSetMips1() {
450 OS << "\t.set\tmips1\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000451 MipsTargetStreamer::emitDirectiveSetMips1();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000452}
453
454void MipsTargetAsmStreamer::emitDirectiveSetMips2() {
455 OS << "\t.set\tmips2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000456 MipsTargetStreamer::emitDirectiveSetMips2();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000457}
458
459void MipsTargetAsmStreamer::emitDirectiveSetMips3() {
460 OS << "\t.set\tmips3\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000461 MipsTargetStreamer::emitDirectiveSetMips3();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000462}
463
464void MipsTargetAsmStreamer::emitDirectiveSetMips4() {
465 OS << "\t.set\tmips4\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000466 MipsTargetStreamer::emitDirectiveSetMips4();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000467}
468
469void MipsTargetAsmStreamer::emitDirectiveSetMips5() {
470 OS << "\t.set\tmips5\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000471 MipsTargetStreamer::emitDirectiveSetMips5();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000472}
473
474void MipsTargetAsmStreamer::emitDirectiveSetMips32() {
475 OS << "\t.set\tmips32\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000476 MipsTargetStreamer::emitDirectiveSetMips32();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000477}
478
Vladimir Medic615b26e2014-03-04 09:54:09 +0000479void MipsTargetAsmStreamer::emitDirectiveSetMips32R2() {
480 OS << "\t.set\tmips32r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000481 MipsTargetStreamer::emitDirectiveSetMips32R2();
Vladimir Medic615b26e2014-03-04 09:54:09 +0000482}
483
Daniel Sanders17793142015-02-18 16:24:50 +0000484void MipsTargetAsmStreamer::emitDirectiveSetMips32R3() {
485 OS << "\t.set\tmips32r3\n";
486 MipsTargetStreamer::emitDirectiveSetMips32R3();
487}
488
489void MipsTargetAsmStreamer::emitDirectiveSetMips32R5() {
490 OS << "\t.set\tmips32r5\n";
491 MipsTargetStreamer::emitDirectiveSetMips32R5();
492}
493
Daniel Sandersf0df2212014-08-04 12:20:00 +0000494void MipsTargetAsmStreamer::emitDirectiveSetMips32R6() {
495 OS << "\t.set\tmips32r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000496 MipsTargetStreamer::emitDirectiveSetMips32R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000497}
498
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000499void MipsTargetAsmStreamer::emitDirectiveSetMips64() {
500 OS << "\t.set\tmips64\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000501 MipsTargetStreamer::emitDirectiveSetMips64();
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000502}
503
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000504void MipsTargetAsmStreamer::emitDirectiveSetMips64R2() {
505 OS << "\t.set\tmips64r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000506 MipsTargetStreamer::emitDirectiveSetMips64R2();
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000507}
508
Daniel Sanders17793142015-02-18 16:24:50 +0000509void MipsTargetAsmStreamer::emitDirectiveSetMips64R3() {
510 OS << "\t.set\tmips64r3\n";
511 MipsTargetStreamer::emitDirectiveSetMips64R3();
512}
513
514void MipsTargetAsmStreamer::emitDirectiveSetMips64R5() {
515 OS << "\t.set\tmips64r5\n";
516 MipsTargetStreamer::emitDirectiveSetMips64R5();
517}
518
Daniel Sandersf0df2212014-08-04 12:20:00 +0000519void MipsTargetAsmStreamer::emitDirectiveSetMips64R6() {
520 OS << "\t.set\tmips64r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000521 MipsTargetStreamer::emitDirectiveSetMips64R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000522}
523
Vladimir Medic27c398e2014-03-05 11:05:09 +0000524void MipsTargetAsmStreamer::emitDirectiveSetDsp() {
525 OS << "\t.set\tdsp\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000526 MipsTargetStreamer::emitDirectiveSetDsp();
Vladimir Medic27c398e2014-03-05 11:05:09 +0000527}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000528
Toma Tabacu351b2fe2014-09-17 09:01:54 +0000529void MipsTargetAsmStreamer::emitDirectiveSetNoDsp() {
530 OS << "\t.set\tnodsp\n";
531 MipsTargetStreamer::emitDirectiveSetNoDsp();
532}
533
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000534void MipsTargetAsmStreamer::emitDirectiveSetPop() {
535 OS << "\t.set\tpop\n";
536 MipsTargetStreamer::emitDirectiveSetPop();
537}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000538
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000539void MipsTargetAsmStreamer::emitDirectiveSetPush() {
540 OS << "\t.set\tpush\n";
541 MipsTargetStreamer::emitDirectiveSetPush();
542}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000543
Toma Tabacu29696502015-06-02 09:48:04 +0000544void MipsTargetAsmStreamer::emitDirectiveSetSoftFloat() {
545 OS << "\t.set\tsoftfloat\n";
546 MipsTargetStreamer::emitDirectiveSetSoftFloat();
547}
548
549void MipsTargetAsmStreamer::emitDirectiveSetHardFloat() {
550 OS << "\t.set\thardfloat\n";
551 MipsTargetStreamer::emitDirectiveSetHardFloat();
552}
553
Rafael Espindola25fa2912014-01-27 04:33:11 +0000554// Print a 32 bit hex number with all numbers.
555static void printHex32(unsigned Value, raw_ostream &OS) {
556 OS << "0x";
557 for (int i = 7; i >= 0; i--)
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000558 OS.write_hex((Value & (0xF << (i * 4))) >> (i * 4));
Rafael Espindola25fa2912014-01-27 04:33:11 +0000559}
560
561void MipsTargetAsmStreamer::emitMask(unsigned CPUBitmask,
562 int CPUTopSavedRegOff) {
563 OS << "\t.mask \t";
564 printHex32(CPUBitmask, OS);
565 OS << ',' << CPUTopSavedRegOff << '\n';
566}
567
568void MipsTargetAsmStreamer::emitFMask(unsigned FPUBitmask,
569 int FPUTopSavedRegOff) {
570 OS << "\t.fmask\t";
571 printHex32(FPUBitmask, OS);
572 OS << "," << FPUTopSavedRegOff << '\n';
Rafael Espindola054234f2014-01-27 03:53:56 +0000573}
574
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000575void MipsTargetAsmStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000576 OS << "\t.cpload\t$"
577 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << "\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000578 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000579}
580
Daniel Sanders7225cd52016-04-29 16:16:49 +0000581void MipsTargetAsmStreamer::emitDirectiveCpRestore(int Offset, unsigned ATReg,
582 SMLoc IDLoc,
583 const MCSubtargetInfo *STI) {
584 MipsTargetStreamer::emitDirectiveCpRestore(Offset, ATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000585 OS << "\t.cprestore\t" << Offset << "\n";
586}
587
Matheus Almeidad92a3fa2014-05-01 10:24:46 +0000588void MipsTargetAsmStreamer::emitDirectiveCpsetup(unsigned RegNo,
589 int RegOrOffset,
590 const MCSymbol &Sym,
591 bool IsReg) {
592 OS << "\t.cpsetup\t$"
593 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << ", ";
594
595 if (IsReg)
596 OS << "$"
597 << StringRef(MipsInstPrinter::getRegisterName(RegOrOffset)).lower();
598 else
599 OS << RegOrOffset;
600
601 OS << ", ";
602
Daniel Sanders5d796282015-09-21 09:26:55 +0000603 OS << Sym.getName();
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000604 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000605}
606
Daniel Sandersf173dda2015-09-22 10:50:09 +0000607void MipsTargetAsmStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
608 bool SaveLocationIsRegister) {
609 OS << "\t.cpreturn";
610 forbidModuleDirective();
611}
612
Toma Tabacua64e5402015-06-25 12:44:38 +0000613void MipsTargetAsmStreamer::emitDirectiveModuleFP() {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000614 OS << "\t.module\tfp=";
Toma Tabacua64e5402015-06-25 12:44:38 +0000615 OS << ABIFlagsSection.getFpABIString(ABIFlagsSection.getFpABI()) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000616}
617
Daniel Sanders7e527422014-07-10 13:38:23 +0000618void MipsTargetAsmStreamer::emitDirectiveSetFp(
619 MipsABIFlagsSection::FpABIKind Value) {
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000620 MipsTargetStreamer::emitDirectiveSetFp(Value);
621
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000622 OS << "\t.set\tfp=";
Daniel Sanders7e527422014-07-10 13:38:23 +0000623 OS << ABIFlagsSection.getFpABIString(Value) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000624}
625
Toma Tabacu3c499582015-06-25 10:56:57 +0000626void MipsTargetAsmStreamer::emitDirectiveModuleOddSPReg() {
627 MipsTargetStreamer::emitDirectiveModuleOddSPReg();
Daniel Sanders7e527422014-07-10 13:38:23 +0000628
Toma Tabacu3c499582015-06-25 10:56:57 +0000629 OS << "\t.module\t" << (ABIFlagsSection.OddSPReg ? "" : "no") << "oddspreg\n";
Daniel Sanders7e527422014-07-10 13:38:23 +0000630}
631
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000632void MipsTargetAsmStreamer::emitDirectiveSetOddSPReg() {
633 MipsTargetStreamer::emitDirectiveSetOddSPReg();
634 OS << "\t.set\toddspreg\n";
635}
636
637void MipsTargetAsmStreamer::emitDirectiveSetNoOddSPReg() {
638 MipsTargetStreamer::emitDirectiveSetNoOddSPReg();
639 OS << "\t.set\tnooddspreg\n";
640}
641
Toma Tabacu0f093132015-06-30 13:46:03 +0000642void MipsTargetAsmStreamer::emitDirectiveModuleSoftFloat() {
643 OS << "\t.module\tsoftfloat\n";
644}
645
646void MipsTargetAsmStreamer::emitDirectiveModuleHardFloat() {
647 OS << "\t.module\thardfloat\n";
648}
649
Jack Carter0cd3c192014-01-06 23:27:31 +0000650// This part is for ELF object output.
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000651MipsTargetELFStreamer::MipsTargetELFStreamer(MCStreamer &S,
652 const MCSubtargetInfo &STI)
Rafael Espindola972e71a2014-01-31 23:10:26 +0000653 : MipsTargetStreamer(S), MicroMipsEnabled(false), STI(STI) {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000654 MCAssembler &MCA = getStreamer().getAssembler();
Simon Atanasyanc99ce682015-03-24 12:24:56 +0000655 Pic = MCA.getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000656
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000657 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000658
659 // Set the header flags that we can in the constructor.
660 // FIXME: This is a fairly terrible hack. We set the rest
661 // of these in the destructor. The problem here is two-fold:
662 //
663 // a: Some of the eflags can be set/reset by directives.
664 // b: There aren't any usage paths that initialize the ABI
665 // pointer until after we initialize either an assembler
666 // or the target machine.
667 // We can fix this by making the target streamer construct
668 // the ABI, but this is fraught with wide ranging dependency
669 // issues as well.
670 unsigned EFlags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000671
672 // Architecture
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000673 if (Features[Mips::FeatureMips64r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000674 EFlags |= ELF::EF_MIPS_ARCH_64R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000675 else if (Features[Mips::FeatureMips64r2] ||
676 Features[Mips::FeatureMips64r3] ||
677 Features[Mips::FeatureMips64r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000678 EFlags |= ELF::EF_MIPS_ARCH_64R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000679 else if (Features[Mips::FeatureMips64])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000680 EFlags |= ELF::EF_MIPS_ARCH_64;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000681 else if (Features[Mips::FeatureMips5])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000682 EFlags |= ELF::EF_MIPS_ARCH_5;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000683 else if (Features[Mips::FeatureMips4])
Daniel Sandersf7b32292014-04-03 12:13:36 +0000684 EFlags |= ELF::EF_MIPS_ARCH_4;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000685 else if (Features[Mips::FeatureMips3])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000686 EFlags |= ELF::EF_MIPS_ARCH_3;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000687 else if (Features[Mips::FeatureMips32r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000688 EFlags |= ELF::EF_MIPS_ARCH_32R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000689 else if (Features[Mips::FeatureMips32r2] ||
690 Features[Mips::FeatureMips32r3] ||
691 Features[Mips::FeatureMips32r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000692 EFlags |= ELF::EF_MIPS_ARCH_32R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000693 else if (Features[Mips::FeatureMips32])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000694 EFlags |= ELF::EF_MIPS_ARCH_32;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000695 else if (Features[Mips::FeatureMips2])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000696 EFlags |= ELF::EF_MIPS_ARCH_2;
697 else
698 EFlags |= ELF::EF_MIPS_ARCH_1;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000699
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000700 // Other options.
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000701 if (Features[Mips::FeatureNaN2008])
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000702 EFlags |= ELF::EF_MIPS_NAN2008;
703
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000704 // -mabicalls and -mplt are not implemented but we should act as if they were
705 // given.
706 EFlags |= ELF::EF_MIPS_CPIC;
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000707
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000708 MCA.setELFHeaderEFlags(EFlags);
709}
Jack Carter86ac5c12013-11-18 23:55:27 +0000710
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000711void MipsTargetELFStreamer::emitLabel(MCSymbol *S) {
712 auto *Symbol = cast<MCSymbolELF>(S);
Rafael Espindola26e917c2014-01-15 03:07:12 +0000713 if (!isMicroMipsEnabled())
714 return;
Rafael Espindolac73aed12015-06-03 19:03:11 +0000715 getStreamer().getAssembler().registerSymbol(*Symbol);
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000716 uint8_t Type = Symbol->getType();
Rafael Espindola26e917c2014-01-15 03:07:12 +0000717 if (Type != ELF::STT_FUNC)
718 return;
719
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000720 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000721}
722
Rafael Espindola972e71a2014-01-31 23:10:26 +0000723void MipsTargetELFStreamer::finish() {
724 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders68c37472014-07-21 13:30:55 +0000725 const MCObjectFileInfo &OFI = *MCA.getContext().getObjectFileInfo();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000726
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000727 // .bss, .text and .data are always at least 16-byte aligned.
Rafael Espindola967d6a62015-05-21 21:02:35 +0000728 MCSection &TextSection = *OFI.getTextSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000729 MCA.registerSection(TextSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000730 MCSection &DataSection = *OFI.getDataSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000731 MCA.registerSection(DataSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000732 MCSection &BSSSection = *OFI.getBSSSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000733 MCA.registerSection(BSSSection);
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000734
Rafael Espindola967d6a62015-05-21 21:02:35 +0000735 TextSection.setAlignment(std::max(16u, TextSection.getAlignment()));
736 DataSection.setAlignment(std::max(16u, DataSection.getAlignment()));
737 BSSSection.setAlignment(std::max(16u, BSSSection.getAlignment()));
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000738
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000739 if (RoundSectionSizes) {
740 // Make sections sizes a multiple of the alignment. This is useful for
741 // verifying the output of IAS against the output of other assemblers but
742 // it's not necessary to produce a correct object and increases section
743 // size.
744 MCStreamer &OS = getStreamer();
745 for (MCSection &S : MCA) {
746 MCSectionELF &Section = static_cast<MCSectionELF &>(S);
Daniel Sanders9db710a2016-04-29 12:44:07 +0000747
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000748 unsigned Alignment = Section.getAlignment();
749 if (Alignment) {
750 OS.SwitchSection(&Section);
751 if (Section.UseCodeAlign())
752 OS.EmitCodeAlignment(Alignment, Alignment);
753 else
754 OS.EmitValueToAlignment(Alignment, 0, 1, Alignment);
755 }
Daniel Sanders9db710a2016-04-29 12:44:07 +0000756 }
757 }
758
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000759 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000760
761 // Update e_header flags. See the FIXME and comment above in
762 // the constructor for a full rundown on this.
763 unsigned EFlags = MCA.getELFHeaderEFlags();
764
765 // ABI
766 // N64 does not require any ABI bits.
767 if (getABI().IsO32())
768 EFlags |= ELF::EF_MIPS_ABI_O32;
769 else if (getABI().IsN32())
770 EFlags |= ELF::EF_MIPS_ABI2;
771
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000772 if (Features[Mips::FeatureGP64Bit]) {
Eric Christophera5762812015-01-26 17:33:46 +0000773 if (getABI().IsO32())
774 EFlags |= ELF::EF_MIPS_32BITMODE; /* Compatibility Mode */
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000775 } else if (Features[Mips::FeatureMips64r2] || Features[Mips::FeatureMips64])
Eric Christophera5762812015-01-26 17:33:46 +0000776 EFlags |= ELF::EF_MIPS_32BITMODE;
777
778 // If we've set the cpic eflag and we're n64, go ahead and set the pic
779 // one as well.
780 if (EFlags & ELF::EF_MIPS_CPIC && getABI().IsN64())
781 EFlags |= ELF::EF_MIPS_PIC;
782
783 MCA.setELFHeaderEFlags(EFlags);
784
Daniel Sanders68c37472014-07-21 13:30:55 +0000785 // Emit all the option records.
786 // At the moment we are only emitting .Mips.options (ODK_REGINFO) and
787 // .reginfo.
788 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
789 MEF.EmitMipsOptionRecords();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000790
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000791 emitMipsAbiFlags();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000792}
793
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000794void MipsTargetELFStreamer::emitAssignment(MCSymbol *S, const MCExpr *Value) {
795 auto *Symbol = cast<MCSymbolELF>(S);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000796 // If on rhs is micromips symbol then mark Symbol as microMips.
797 if (Value->getKind() != MCExpr::SymbolRef)
798 return;
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000799 const auto &RhsSym = cast<MCSymbolELF>(
800 static_cast<const MCSymbolRefExpr *>(Value)->getSymbol());
Toma Tabacu2cc44f52015-04-16 13:37:32 +0000801
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000802 if (!(RhsSym.getOther() & ELF::STO_MIPS_MICROMIPS))
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000803 return;
804
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000805 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000806}
807
Jack Carter86ac5c12013-11-18 23:55:27 +0000808MCELFStreamer &MipsTargetELFStreamer::getStreamer() {
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000809 return static_cast<MCELFStreamer &>(Streamer);
Jack Carter86ac5c12013-11-18 23:55:27 +0000810}
811
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000812void MipsTargetELFStreamer::emitDirectiveSetMicroMips() {
813 MicroMipsEnabled = true;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000814
815 MCAssembler &MCA = getStreamer().getAssembler();
816 unsigned Flags = MCA.getELFHeaderEFlags();
817 Flags |= ELF::EF_MIPS_MICROMIPS;
818 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000819 forbidModuleDirective();
Jack Carter86ac5c12013-11-18 23:55:27 +0000820}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000821
822void MipsTargetELFStreamer::emitDirectiveSetNoMicroMips() {
823 MicroMipsEnabled = false;
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000824 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000825}
826
Rafael Espindola6633d572014-01-14 18:57:12 +0000827void MipsTargetELFStreamer::emitDirectiveSetMips16() {
Rafael Espindolae7583752014-01-24 16:13:20 +0000828 MCAssembler &MCA = getStreamer().getAssembler();
829 unsigned Flags = MCA.getELFHeaderEFlags();
830 Flags |= ELF::EF_MIPS_ARCH_ASE_M16;
831 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000832 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000833}
834
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000835void MipsTargetELFStreamer::emitDirectiveSetNoReorder() {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000836 MCAssembler &MCA = getStreamer().getAssembler();
837 unsigned Flags = MCA.getELFHeaderEFlags();
838 Flags |= ELF::EF_MIPS_NOREORDER;
839 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000840 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000841}
842
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000843void MipsTargetELFStreamer::emitDirectiveEnd(StringRef Name) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000844 MCAssembler &MCA = getStreamer().getAssembler();
845 MCContext &Context = MCA.getContext();
846 MCStreamer &OS = getStreamer();
847
Scott Egerton219fae92016-02-17 11:15:16 +0000848 MCSectionELF *Sec = Context.getELFSection(".pdr", ELF::SHT_PROGBITS, 0);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000849
Daniel Sanders2b561332015-11-23 16:08:03 +0000850 MCSymbol *Sym = Context.getOrCreateSymbol(Name);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000851 const MCSymbolRefExpr *ExprRef =
Daniel Sanders2b561332015-11-23 16:08:03 +0000852 MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Context);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000853
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000854 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000855 Sec->setAlignment(4);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000856
857 OS.PushSection();
858
859 OS.SwitchSection(Sec);
860
861 OS.EmitValueImpl(ExprRef, 4);
862
863 OS.EmitIntValue(GPRInfoSet ? GPRBitMask : 0, 4); // reg_mask
864 OS.EmitIntValue(GPRInfoSet ? GPROffset : 0, 4); // reg_offset
865
866 OS.EmitIntValue(FPRInfoSet ? FPRBitMask : 0, 4); // fpreg_mask
867 OS.EmitIntValue(FPRInfoSet ? FPROffset : 0, 4); // fpreg_offset
868
869 OS.EmitIntValue(FrameInfoSet ? FrameOffset : 0, 4); // frame_offset
870 OS.EmitIntValue(FrameInfoSet ? FrameReg : 0, 4); // frame_reg
871 OS.EmitIntValue(FrameInfoSet ? ReturnReg : 0, 4); // return_reg
872
873 // The .end directive marks the end of a procedure. Invalidate
874 // the information gathered up until this point.
875 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
876
877 OS.PopSection();
Daniel Sanders2b561332015-11-23 16:08:03 +0000878
879 // .end also implicitly sets the size.
880 MCSymbol *CurPCSym = Context.createTempSymbol();
881 OS.EmitLabel(CurPCSym);
882 const MCExpr *Size = MCBinaryExpr::createSub(
883 MCSymbolRefExpr::create(CurPCSym, MCSymbolRefExpr::VK_None, Context),
884 ExprRef, Context);
885 int64_t AbsSize;
886 if (!Size->evaluateAsAbsolute(AbsSize, MCA))
887 llvm_unreachable("Function size must be evaluatable as absolute");
888 Size = MCConstantExpr::create(AbsSize, Context);
889 static_cast<MCSymbolELF *>(Sym)->setSize(Size);
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000890}
891
Rafael Espindola6633d572014-01-14 18:57:12 +0000892void MipsTargetELFStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000893 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
Daniel Sanders2b561332015-11-23 16:08:03 +0000894
895 // .ent also acts like an implicit '.type symbol, STT_FUNC'
896 static_cast<const MCSymbolELF &>(Symbol).setType(ELF::STT_FUNC);
Rafael Espindola6633d572014-01-14 18:57:12 +0000897}
898
Jack Carter0cd3c192014-01-06 23:27:31 +0000899void MipsTargetELFStreamer::emitDirectiveAbiCalls() {
900 MCAssembler &MCA = getStreamer().getAssembler();
901 unsigned Flags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000902 Flags |= ELF::EF_MIPS_CPIC | ELF::EF_MIPS_PIC;
Jack Carter0cd3c192014-01-06 23:27:31 +0000903 MCA.setELFHeaderEFlags(Flags);
904}
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000905
906void MipsTargetELFStreamer::emitDirectiveNaN2008() {
907 MCAssembler &MCA = getStreamer().getAssembler();
908 unsigned Flags = MCA.getELFHeaderEFlags();
909 Flags |= ELF::EF_MIPS_NAN2008;
910 MCA.setELFHeaderEFlags(Flags);
911}
912
913void MipsTargetELFStreamer::emitDirectiveNaNLegacy() {
914 MCAssembler &MCA = getStreamer().getAssembler();
915 unsigned Flags = MCA.getELFHeaderEFlags();
916 Flags &= ~ELF::EF_MIPS_NAN2008;
917 MCA.setELFHeaderEFlags(Flags);
918}
919
Jack Carter0cd3c192014-01-06 23:27:31 +0000920void MipsTargetELFStreamer::emitDirectiveOptionPic0() {
921 MCAssembler &MCA = getStreamer().getAssembler();
922 unsigned Flags = MCA.getELFHeaderEFlags();
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000923 // This option overrides other PIC options like -KPIC.
924 Pic = false;
Jack Carter0cd3c192014-01-06 23:27:31 +0000925 Flags &= ~ELF::EF_MIPS_PIC;
926 MCA.setELFHeaderEFlags(Flags);
927}
Rafael Espindola054234f2014-01-27 03:53:56 +0000928
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000929void MipsTargetELFStreamer::emitDirectiveOptionPic2() {
930 MCAssembler &MCA = getStreamer().getAssembler();
931 unsigned Flags = MCA.getELFHeaderEFlags();
932 Pic = true;
933 // NOTE: We are following the GAS behaviour here which means the directive
934 // 'pic2' also sets the CPIC bit in the ELF header. This is different from
935 // what is stated in the SYSV ABI which consider the bits EF_MIPS_PIC and
936 // EF_MIPS_CPIC to be mutually exclusive.
937 Flags |= ELF::EF_MIPS_PIC | ELF::EF_MIPS_CPIC;
938 MCA.setELFHeaderEFlags(Flags);
939}
940
Toma Tabacu9ca50962015-04-16 09:53:47 +0000941void MipsTargetELFStreamer::emitDirectiveInsn() {
942 MipsTargetStreamer::emitDirectiveInsn();
943 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
944 MEF.createPendingLabelRelocs();
945}
946
Rafael Espindola054234f2014-01-27 03:53:56 +0000947void MipsTargetELFStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
Daniel Sandersd97a6342014-08-13 10:07:34 +0000948 unsigned ReturnReg_) {
949 MCContext &Context = getStreamer().getAssembler().getContext();
950 const MCRegisterInfo *RegInfo = Context.getRegisterInfo();
951
952 FrameInfoSet = true;
953 FrameReg = RegInfo->getEncodingValue(StackReg);
954 FrameOffset = StackSize;
955 ReturnReg = RegInfo->getEncodingValue(ReturnReg_);
Rafael Espindola054234f2014-01-27 03:53:56 +0000956}
Rafael Espindola25fa2912014-01-27 04:33:11 +0000957
958void MipsTargetELFStreamer::emitMask(unsigned CPUBitmask,
959 int CPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000960 GPRInfoSet = true;
961 GPRBitMask = CPUBitmask;
962 GPROffset = CPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000963}
964
965void MipsTargetELFStreamer::emitFMask(unsigned FPUBitmask,
966 int FPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000967 FPRInfoSet = true;
968 FPRBitMask = FPUBitmask;
969 FPROffset = FPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000970}
Vladimir Medic615b26e2014-03-04 09:54:09 +0000971
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000972void MipsTargetELFStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000973 // .cpload $reg
974 // This directive expands to:
975 // lui $gp, %hi(_gp_disp)
976 // addui $gp, $gp, %lo(_gp_disp)
977 // addu $gp, $gp, $reg
978 // when support for position independent code is enabled.
Eric Christophera5762812015-01-26 17:33:46 +0000979 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000980 return;
981
982 // There's a GNU extension controlled by -mno-shared that allows
983 // locally-binding symbols to be accessed using absolute addresses.
984 // This is currently not supported. When supported -mno-shared makes
985 // .cpload expand to:
986 // lui $gp, %hi(__gnu_local_gp)
987 // addiu $gp, $gp, %lo(__gnu_local_gp)
988
989 StringRef SymName("_gp_disp");
990 MCAssembler &MCA = getStreamer().getAssembler();
Jim Grosbach6f482002015-05-18 18:43:14 +0000991 MCSymbol *GP_Disp = MCA.getContext().getOrCreateSymbol(SymName);
Rafael Espindolab5d316b2015-05-29 20:21:02 +0000992 MCA.registerSymbol(*GP_Disp);
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000993
994 MCInst TmpInst;
995 TmpInst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +0000996 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +0000997 const MCExpr *HiSym = MipsMCExpr::create(
998 MipsMCExpr::MEK_HI,
999 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1000 MCA.getContext()),
1001 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001002 TmpInst.addOperand(MCOperand::createExpr(HiSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001003 getStreamer().EmitInstruction(TmpInst, STI);
1004
1005 TmpInst.clear();
1006
1007 TmpInst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001008 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1009 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001010 const MCExpr *LoSym = MipsMCExpr::create(
1011 MipsMCExpr::MEK_LO,
1012 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1013 MCA.getContext()),
1014 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001015 TmpInst.addOperand(MCOperand::createExpr(LoSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001016 getStreamer().EmitInstruction(TmpInst, STI);
1017
1018 TmpInst.clear();
1019
1020 TmpInst.setOpcode(Mips::ADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001021 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1022 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1023 TmpInst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001024 getStreamer().EmitInstruction(TmpInst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001025
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001026 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001027}
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001028
Daniel Sanders7225cd52016-04-29 16:16:49 +00001029void MipsTargetELFStreamer::emitDirectiveCpRestore(int Offset, unsigned ATReg,
1030 SMLoc IDLoc,
1031 const MCSubtargetInfo *STI) {
1032 MipsTargetStreamer::emitDirectiveCpRestore(Offset, ATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001033 // .cprestore offset
1034 // When PIC mode is enabled and the O32 ABI is used, this directive expands
1035 // to:
1036 // sw $gp, offset($sp)
1037 // and adds a corresponding LW after every JAL.
1038
1039 // Note that .cprestore is ignored if used with the N32 and N64 ABIs or if it
1040 // is used in non-PIC mode.
1041 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
1042 return;
1043
Daniel Sanders7225cd52016-04-29 16:16:49 +00001044 // Store the $gp on the stack.
1045 emitStoreWithImmOffset(Mips::SW, Mips::GP, Mips::SP, Offset, ATReg, IDLoc,
1046 STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001047}
1048
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001049void MipsTargetELFStreamer::emitDirectiveCpsetup(unsigned RegNo,
1050 int RegOrOffset,
1051 const MCSymbol &Sym,
1052 bool IsReg) {
1053 // Only N32 and N64 emit anything for .cpsetup iff PIC is set.
Eric Christophera5762812015-01-26 17:33:46 +00001054 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001055 return;
1056
1057 MCAssembler &MCA = getStreamer().getAssembler();
1058 MCInst Inst;
1059
1060 // Either store the old $gp in a register or on the stack
1061 if (IsReg) {
1062 // move $save, $gpreg
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +00001063 Inst.setOpcode(Mips::OR64);
Jim Grosbache9119e42015-05-13 18:37:00 +00001064 Inst.addOperand(MCOperand::createReg(RegOrOffset));
1065 Inst.addOperand(MCOperand::createReg(Mips::GP));
1066 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001067 } else {
1068 // sd $gpreg, offset($sp)
1069 Inst.setOpcode(Mips::SD);
Jim Grosbache9119e42015-05-13 18:37:00 +00001070 Inst.addOperand(MCOperand::createReg(Mips::GP));
1071 Inst.addOperand(MCOperand::createReg(Mips::SP));
1072 Inst.addOperand(MCOperand::createImm(RegOrOffset));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001073 }
1074 getStreamer().EmitInstruction(Inst, STI);
1075 Inst.clear();
1076
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001077 const MipsMCExpr *HiExpr = MipsMCExpr::createGpOff(
1078 MipsMCExpr::MEK_HI, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1079 MCA.getContext());
1080 const MipsMCExpr *LoExpr = MipsMCExpr::createGpOff(
1081 MipsMCExpr::MEK_LO, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1082 MCA.getContext());
Toma Tabacu8874eac2015-02-18 13:46:53 +00001083
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001084 // lui $gp, %hi(%neg(%gp_rel(funcSym)))
1085 Inst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001086 Inst.addOperand(MCOperand::createReg(Mips::GP));
1087 Inst.addOperand(MCOperand::createExpr(HiExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001088 getStreamer().EmitInstruction(Inst, STI);
1089 Inst.clear();
1090
1091 // addiu $gp, $gp, %lo(%neg(%gp_rel(funcSym)))
1092 Inst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001093 Inst.addOperand(MCOperand::createReg(Mips::GP));
1094 Inst.addOperand(MCOperand::createReg(Mips::GP));
1095 Inst.addOperand(MCOperand::createExpr(LoExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001096 getStreamer().EmitInstruction(Inst, STI);
1097 Inst.clear();
1098
1099 // daddu $gp, $gp, $funcreg
1100 Inst.setOpcode(Mips::DADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001101 Inst.addOperand(MCOperand::createReg(Mips::GP));
1102 Inst.addOperand(MCOperand::createReg(Mips::GP));
1103 Inst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001104 getStreamer().EmitInstruction(Inst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001105
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001106 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001107}
1108
Daniel Sandersf173dda2015-09-22 10:50:09 +00001109void MipsTargetELFStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
1110 bool SaveLocationIsRegister) {
1111 // Only N32 and N64 emit anything for .cpreturn iff PIC is set.
1112 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
1113 return;
1114
1115 MCInst Inst;
1116 // Either restore the old $gp from a register or on the stack
1117 if (SaveLocationIsRegister) {
1118 Inst.setOpcode(Mips::OR);
1119 Inst.addOperand(MCOperand::createReg(Mips::GP));
1120 Inst.addOperand(MCOperand::createReg(SaveLocation));
1121 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
1122 } else {
1123 Inst.setOpcode(Mips::LD);
1124 Inst.addOperand(MCOperand::createReg(Mips::GP));
1125 Inst.addOperand(MCOperand::createReg(Mips::SP));
1126 Inst.addOperand(MCOperand::createImm(SaveLocation));
1127 }
1128 getStreamer().EmitInstruction(Inst, STI);
1129
1130 forbidModuleDirective();
1131}
1132
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001133void MipsTargetELFStreamer::emitMipsAbiFlags() {
1134 MCAssembler &MCA = getStreamer().getAssembler();
1135 MCContext &Context = MCA.getContext();
1136 MCStreamer &OS = getStreamer();
Rafael Espindola0709a7b2015-05-21 19:20:38 +00001137 MCSectionELF *Sec = Context.getELFSection(
Rafael Espindolaba31e272015-01-29 17:33:21 +00001138 ".MIPS.abiflags", ELF::SHT_MIPS_ABIFLAGS, ELF::SHF_ALLOC, 24, "");
Rafael Espindolabb9a71c2015-05-26 15:07:25 +00001139 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +00001140 Sec->setAlignment(8);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001141 OS.SwitchSection(Sec);
1142
Daniel Sandersc7dbc632014-07-08 10:11:38 +00001143 OS << ABIFlagsSection;
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001144}