Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 1 | //===-- MipsTargetStreamer.cpp - Mips Target Streamer Methods -------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides Mips specific target streamer methods. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Mehdi Amini | b550cb1 | 2016-04-18 09:17:29 +0000 | [diff] [blame] | 14 | #include "MipsTargetStreamer.h" |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 15 | #include "InstPrinter/MipsInstPrinter.h" |
Daniel Sanders | 68c3747 | 2014-07-21 13:30:55 +0000 | [diff] [blame] | 16 | #include "MipsELFStreamer.h" |
Chandler Carruth | 442f784 | 2014-03-04 10:07:28 +0000 | [diff] [blame] | 17 | #include "MipsMCTargetDesc.h" |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 18 | #include "MipsTargetObjectFile.h" |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCContext.h" |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCSectionELF.h" |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSubtargetInfo.h" |
Rafael Espindola | 95fb9b9 | 2015-06-02 20:38:46 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSymbolELF.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 23 | #include "llvm/Support/ELF.h" |
Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 24 | #include "llvm/Support/ErrorHandling.h" |
| 25 | #include "llvm/Support/FormattedStream.h" |
| 26 | |
| 27 | using namespace llvm; |
| 28 | |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 29 | MipsTargetStreamer::MipsTargetStreamer(MCStreamer &S) |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 30 | : MCTargetStreamer(S), ModuleDirectiveAllowed(true) { |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 31 | GPRInfoSet = FPRInfoSet = FrameInfoSet = false; |
| 32 | } |
Rafael Espindola | 60890b8 | 2014-06-23 19:43:40 +0000 | [diff] [blame] | 33 | void MipsTargetStreamer::emitDirectiveSetMicroMips() {} |
| 34 | void MipsTargetStreamer::emitDirectiveSetNoMicroMips() {} |
| 35 | void MipsTargetStreamer::emitDirectiveSetMips16() {} |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 36 | void MipsTargetStreamer::emitDirectiveSetNoMips16() { forbidModuleDirective(); } |
| 37 | void MipsTargetStreamer::emitDirectiveSetReorder() { forbidModuleDirective(); } |
Rafael Espindola | 60890b8 | 2014-06-23 19:43:40 +0000 | [diff] [blame] | 38 | void MipsTargetStreamer::emitDirectiveSetNoReorder() {} |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 39 | void MipsTargetStreamer::emitDirectiveSetMacro() { forbidModuleDirective(); } |
| 40 | void MipsTargetStreamer::emitDirectiveSetNoMacro() { forbidModuleDirective(); } |
| 41 | void MipsTargetStreamer::emitDirectiveSetMsa() { forbidModuleDirective(); } |
| 42 | void MipsTargetStreamer::emitDirectiveSetNoMsa() { forbidModuleDirective(); } |
| 43 | void MipsTargetStreamer::emitDirectiveSetAt() { forbidModuleDirective(); } |
Toma Tabacu | 16a7449 | 2015-02-13 10:30:57 +0000 | [diff] [blame] | 44 | void MipsTargetStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) { |
| 45 | forbidModuleDirective(); |
| 46 | } |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 47 | void MipsTargetStreamer::emitDirectiveSetNoAt() { forbidModuleDirective(); } |
Rafael Espindola | 60890b8 | 2014-06-23 19:43:40 +0000 | [diff] [blame] | 48 | void MipsTargetStreamer::emitDirectiveEnd(StringRef Name) {} |
| 49 | void MipsTargetStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {} |
| 50 | void MipsTargetStreamer::emitDirectiveAbiCalls() {} |
| 51 | void MipsTargetStreamer::emitDirectiveNaN2008() {} |
| 52 | void MipsTargetStreamer::emitDirectiveNaNLegacy() {} |
| 53 | void MipsTargetStreamer::emitDirectiveOptionPic0() {} |
| 54 | void MipsTargetStreamer::emitDirectiveOptionPic2() {} |
Toma Tabacu | 9ca5096 | 2015-04-16 09:53:47 +0000 | [diff] [blame] | 55 | void MipsTargetStreamer::emitDirectiveInsn() { forbidModuleDirective(); } |
Rafael Espindola | 60890b8 | 2014-06-23 19:43:40 +0000 | [diff] [blame] | 56 | void MipsTargetStreamer::emitFrame(unsigned StackReg, unsigned StackSize, |
| 57 | unsigned ReturnReg) {} |
| 58 | void MipsTargetStreamer::emitMask(unsigned CPUBitmask, int CPUTopSavedRegOff) {} |
| 59 | void MipsTargetStreamer::emitFMask(unsigned FPUBitmask, int FPUTopSavedRegOff) { |
| 60 | } |
Toma Tabacu | 85618b3 | 2014-08-19 14:22:52 +0000 | [diff] [blame] | 61 | void MipsTargetStreamer::emitDirectiveSetArch(StringRef Arch) { |
| 62 | forbidModuleDirective(); |
| 63 | } |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 64 | void MipsTargetStreamer::emitDirectiveSetMips0() { forbidModuleDirective(); } |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 65 | void MipsTargetStreamer::emitDirectiveSetMips1() { forbidModuleDirective(); } |
| 66 | void MipsTargetStreamer::emitDirectiveSetMips2() { forbidModuleDirective(); } |
| 67 | void MipsTargetStreamer::emitDirectiveSetMips3() { forbidModuleDirective(); } |
| 68 | void MipsTargetStreamer::emitDirectiveSetMips4() { forbidModuleDirective(); } |
| 69 | void MipsTargetStreamer::emitDirectiveSetMips5() { forbidModuleDirective(); } |
| 70 | void MipsTargetStreamer::emitDirectiveSetMips32() { forbidModuleDirective(); } |
| 71 | void MipsTargetStreamer::emitDirectiveSetMips32R2() { forbidModuleDirective(); } |
Daniel Sanders | 1779314 | 2015-02-18 16:24:50 +0000 | [diff] [blame] | 72 | void MipsTargetStreamer::emitDirectiveSetMips32R3() { forbidModuleDirective(); } |
| 73 | void MipsTargetStreamer::emitDirectiveSetMips32R5() { forbidModuleDirective(); } |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 74 | void MipsTargetStreamer::emitDirectiveSetMips32R6() { forbidModuleDirective(); } |
| 75 | void MipsTargetStreamer::emitDirectiveSetMips64() { forbidModuleDirective(); } |
| 76 | void MipsTargetStreamer::emitDirectiveSetMips64R2() { forbidModuleDirective(); } |
Daniel Sanders | 1779314 | 2015-02-18 16:24:50 +0000 | [diff] [blame] | 77 | void MipsTargetStreamer::emitDirectiveSetMips64R3() { forbidModuleDirective(); } |
| 78 | void MipsTargetStreamer::emitDirectiveSetMips64R5() { forbidModuleDirective(); } |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 79 | void MipsTargetStreamer::emitDirectiveSetMips64R6() { forbidModuleDirective(); } |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 80 | void MipsTargetStreamer::emitDirectiveSetPop() { forbidModuleDirective(); } |
| 81 | void MipsTargetStreamer::emitDirectiveSetPush() { forbidModuleDirective(); } |
Toma Tabacu | 2969650 | 2015-06-02 09:48:04 +0000 | [diff] [blame] | 82 | void MipsTargetStreamer::emitDirectiveSetSoftFloat() { |
| 83 | forbidModuleDirective(); |
| 84 | } |
| 85 | void MipsTargetStreamer::emitDirectiveSetHardFloat() { |
| 86 | forbidModuleDirective(); |
| 87 | } |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 88 | void MipsTargetStreamer::emitDirectiveSetDsp() { forbidModuleDirective(); } |
Toma Tabacu | 351b2fe | 2014-09-17 09:01:54 +0000 | [diff] [blame] | 89 | void MipsTargetStreamer::emitDirectiveSetNoDsp() { forbidModuleDirective(); } |
Toma Tabacu | c4c202a | 2014-10-01 14:53:19 +0000 | [diff] [blame] | 90 | void MipsTargetStreamer::emitDirectiveCpLoad(unsigned RegNo) {} |
Daniel Sanders | c6924fa | 2016-04-18 12:06:15 +0000 | [diff] [blame] | 91 | void MipsTargetStreamer::emitDirectiveCpRestore(int Offset) { |
Daniel Sanders | e2982ad | 2015-09-17 16:08:39 +0000 | [diff] [blame] | 92 | forbidModuleDirective(); |
| 93 | } |
Rafael Espindola | 60890b8 | 2014-06-23 19:43:40 +0000 | [diff] [blame] | 94 | void MipsTargetStreamer::emitDirectiveCpsetup(unsigned RegNo, int RegOrOffset, |
| 95 | const MCSymbol &Sym, bool IsReg) { |
| 96 | } |
Daniel Sanders | f173dda | 2015-09-22 10:50:09 +0000 | [diff] [blame] | 97 | void MipsTargetStreamer::emitDirectiveCpreturn(unsigned SaveLocation, |
| 98 | bool SaveLocationIsRegister) {} |
Toma Tabacu | bfcbfd5 | 2015-06-23 12:34:19 +0000 | [diff] [blame] | 99 | |
Toma Tabacu | a64e540 | 2015-06-25 12:44:38 +0000 | [diff] [blame] | 100 | void MipsTargetStreamer::emitDirectiveModuleFP() {} |
Toma Tabacu | bfcbfd5 | 2015-06-23 12:34:19 +0000 | [diff] [blame] | 101 | |
Toma Tabacu | 3c49958 | 2015-06-25 10:56:57 +0000 | [diff] [blame] | 102 | void MipsTargetStreamer::emitDirectiveModuleOddSPReg() { |
| 103 | if (!ABIFlagsSection.OddSPReg && !ABIFlagsSection.Is32BitABI) |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 104 | report_fatal_error("+nooddspreg is only valid for O32"); |
| 105 | } |
Toma Tabacu | 0f09313 | 2015-06-30 13:46:03 +0000 | [diff] [blame] | 106 | void MipsTargetStreamer::emitDirectiveModuleSoftFloat() {} |
| 107 | void MipsTargetStreamer::emitDirectiveModuleHardFloat() {} |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 108 | void MipsTargetStreamer::emitDirectiveSetFp( |
| 109 | MipsABIFlagsSection::FpABIKind Value) { |
| 110 | forbidModuleDirective(); |
| 111 | } |
Toma Tabacu | 32c72aa | 2015-06-30 09:36:50 +0000 | [diff] [blame] | 112 | void MipsTargetStreamer::emitDirectiveSetOddSPReg() { forbidModuleDirective(); } |
| 113 | void MipsTargetStreamer::emitDirectiveSetNoOddSPReg() { |
| 114 | forbidModuleDirective(); |
| 115 | } |
Rafael Espindola | 24ea09e | 2014-01-26 06:06:37 +0000 | [diff] [blame] | 116 | |
Daniel Sanders | a736b37 | 2016-04-29 13:33:12 +0000 | [diff] [blame] | 117 | void MipsTargetStreamer::emitR(unsigned Opcode, unsigned Reg0, SMLoc IDLoc, |
| 118 | const MCSubtargetInfo *STI) { |
| 119 | MCInst TmpInst; |
| 120 | TmpInst.setOpcode(Opcode); |
| 121 | TmpInst.addOperand(MCOperand::createReg(Reg0)); |
| 122 | TmpInst.setLoc(IDLoc); |
| 123 | getStreamer().EmitInstruction(TmpInst, *STI); |
| 124 | } |
| 125 | |
| 126 | void MipsTargetStreamer::emitRX(unsigned Opcode, unsigned Reg0, MCOperand Op1, |
| 127 | SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 128 | MCInst TmpInst; |
| 129 | TmpInst.setOpcode(Opcode); |
| 130 | TmpInst.addOperand(MCOperand::createReg(Reg0)); |
| 131 | TmpInst.addOperand(Op1); |
| 132 | TmpInst.setLoc(IDLoc); |
| 133 | getStreamer().EmitInstruction(TmpInst, *STI); |
| 134 | } |
| 135 | |
| 136 | void MipsTargetStreamer::emitRI(unsigned Opcode, unsigned Reg0, int32_t Imm, |
| 137 | SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 138 | emitRX(Opcode, Reg0, MCOperand::createImm(Imm), IDLoc, STI); |
| 139 | } |
| 140 | |
| 141 | void MipsTargetStreamer::emitRR(unsigned Opcode, unsigned Reg0, unsigned Reg1, |
| 142 | SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 143 | emitRX(Opcode, Reg0, MCOperand::createReg(Reg1), IDLoc, STI); |
| 144 | } |
| 145 | |
| 146 | void MipsTargetStreamer::emitII(unsigned Opcode, int16_t Imm1, int16_t Imm2, |
| 147 | SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 148 | MCInst TmpInst; |
| 149 | TmpInst.setOpcode(Opcode); |
| 150 | TmpInst.addOperand(MCOperand::createImm(Imm1)); |
| 151 | TmpInst.addOperand(MCOperand::createImm(Imm2)); |
| 152 | TmpInst.setLoc(IDLoc); |
| 153 | getStreamer().EmitInstruction(TmpInst, *STI); |
| 154 | } |
| 155 | |
| 156 | void MipsTargetStreamer::emitRRX(unsigned Opcode, unsigned Reg0, unsigned Reg1, |
| 157 | MCOperand Op2, SMLoc IDLoc, |
| 158 | const MCSubtargetInfo *STI) { |
| 159 | MCInst TmpInst; |
| 160 | TmpInst.setOpcode(Opcode); |
| 161 | TmpInst.addOperand(MCOperand::createReg(Reg0)); |
| 162 | TmpInst.addOperand(MCOperand::createReg(Reg1)); |
| 163 | TmpInst.addOperand(Op2); |
| 164 | TmpInst.setLoc(IDLoc); |
| 165 | getStreamer().EmitInstruction(TmpInst, *STI); |
| 166 | } |
| 167 | |
| 168 | void MipsTargetStreamer::emitRRR(unsigned Opcode, unsigned Reg0, unsigned Reg1, |
| 169 | unsigned Reg2, SMLoc IDLoc, |
| 170 | const MCSubtargetInfo *STI) { |
| 171 | emitRRX(Opcode, Reg0, Reg1, MCOperand::createReg(Reg2), IDLoc, STI); |
| 172 | } |
| 173 | |
| 174 | void MipsTargetStreamer::emitRRI(unsigned Opcode, unsigned Reg0, unsigned Reg1, |
| 175 | int16_t Imm, SMLoc IDLoc, |
| 176 | const MCSubtargetInfo *STI) { |
| 177 | emitRRX(Opcode, Reg0, Reg1, MCOperand::createImm(Imm), IDLoc, STI); |
| 178 | } |
| 179 | |
| 180 | void MipsTargetStreamer::emitAddu(unsigned DstReg, unsigned SrcReg, |
| 181 | unsigned TrgReg, bool Is64Bit, |
| 182 | const MCSubtargetInfo *STI) { |
| 183 | emitRRR(Is64Bit ? Mips::DADDu : Mips::ADDu, DstReg, SrcReg, TrgReg, SMLoc(), |
| 184 | STI); |
| 185 | } |
| 186 | |
| 187 | void MipsTargetStreamer::emitDSLL(unsigned DstReg, unsigned SrcReg, |
| 188 | int16_t ShiftAmount, SMLoc IDLoc, |
| 189 | const MCSubtargetInfo *STI) { |
| 190 | if (ShiftAmount >= 32) { |
| 191 | emitRRI(Mips::DSLL32, DstReg, SrcReg, ShiftAmount - 32, IDLoc, STI); |
| 192 | return; |
| 193 | } |
| 194 | |
| 195 | emitRRI(Mips::DSLL, DstReg, SrcReg, ShiftAmount, IDLoc, STI); |
| 196 | } |
| 197 | |
| 198 | void MipsTargetStreamer::emitEmptyDelaySlot(bool hasShortDelaySlot, SMLoc IDLoc, |
| 199 | const MCSubtargetInfo *STI) { |
| 200 | if (hasShortDelaySlot) |
| 201 | emitRR(Mips::MOVE16_MM, Mips::ZERO, Mips::ZERO, IDLoc, STI); |
| 202 | else |
| 203 | emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI); |
| 204 | } |
| 205 | |
| 206 | void MipsTargetStreamer::emitNop(SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 207 | emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI); |
| 208 | } |
| 209 | |
Daniel Sanders | fba875f | 2016-04-29 13:43:45 +0000 | [diff] [blame^] | 210 | /// Emit a store instruction with an immediate offset. The immediate is |
| 211 | /// expected to be out-of-range for a simm16 and will be expanded to |
| 212 | /// appropriate instructions. |
| 213 | void MipsTargetStreamer::emitStoreWithImmOffset( |
| 214 | unsigned Opcode, unsigned SrcReg, unsigned BaseReg, int64_t Offset, |
| 215 | unsigned ATReg, SMLoc IDLoc, const MCSubtargetInfo *STI) { |
| 216 | // sw $8, offset($8) => lui $at, %hi(offset) |
| 217 | // add $at, $at, $8 |
| 218 | // sw $8, %lo(offset)($at) |
| 219 | |
| 220 | unsigned LoOffset = Offset & 0x0000ffff; |
| 221 | unsigned HiOffset = (Offset & 0xffff0000) >> 16; |
| 222 | |
| 223 | // If msb of LoOffset is 1(negative number) we must increment HiOffset |
| 224 | // to account for the sign-extension of the low part. |
| 225 | if (LoOffset & 0x8000) |
| 226 | HiOffset++; |
| 227 | |
| 228 | // Generate the base address in ATReg. |
| 229 | emitRI(Mips::LUi, ATReg, HiOffset, IDLoc, STI); |
| 230 | if (BaseReg != Mips::ZERO) |
| 231 | emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI); |
| 232 | // Emit the store with the adjusted base and offset. |
| 233 | emitRRI(Opcode, SrcReg, ATReg, LoOffset, IDLoc, STI); |
| 234 | } |
| 235 | |
| 236 | /// Emit a store instruction with an symbol offset. Symbols are assumed to be |
| 237 | /// out of range for a simm16 will be expanded to appropriate instructions. |
| 238 | void MipsTargetStreamer::emitStoreWithSymOffset( |
| 239 | unsigned Opcode, unsigned SrcReg, unsigned BaseReg, MCOperand &HiOperand, |
| 240 | MCOperand &LoOperand, unsigned ATReg, SMLoc IDLoc, |
| 241 | const MCSubtargetInfo *STI) { |
| 242 | // sw $8, sym => lui $at, %hi(sym) |
| 243 | // sw $8, %lo(sym)($at) |
| 244 | |
| 245 | // Generate the base address in ATReg. |
| 246 | emitRX(Mips::LUi, ATReg, HiOperand, IDLoc, STI); |
| 247 | if (BaseReg != Mips::ZERO) |
| 248 | emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI); |
| 249 | // Emit the store with the adjusted base and offset. |
| 250 | emitRRX(Opcode, SrcReg, ATReg, LoOperand, IDLoc, STI); |
| 251 | } |
| 252 | |
| 253 | /// Emit a load instruction with an immediate offset. The immediate is expected |
| 254 | /// to be out-of-range for a simm16 and will be expanded to appropriate |
| 255 | /// instructions. DstReg and TmpReg are permitted to be the same register iff |
| 256 | /// DstReg is distinct from BaseReg and DstReg is a GPR. It is the callers |
| 257 | /// responsibility to identify such cases and pass the appropriate register in |
| 258 | /// TmpReg. |
| 259 | void MipsTargetStreamer::emitLoadWithImmOffset(unsigned Opcode, unsigned DstReg, |
| 260 | unsigned BaseReg, int64_t Offset, |
| 261 | unsigned TmpReg, SMLoc IDLoc, |
| 262 | const MCSubtargetInfo *STI) { |
| 263 | // 1) lw $8, offset($9) => lui $8, %hi(offset) |
| 264 | // add $8, $8, $9 |
| 265 | // lw $8, %lo(offset)($9) |
| 266 | // 2) lw $8, offset($8) => lui $at, %hi(offset) |
| 267 | // add $at, $at, $8 |
| 268 | // lw $8, %lo(offset)($at) |
| 269 | |
| 270 | unsigned LoOffset = Offset & 0x0000ffff; |
| 271 | unsigned HiOffset = (Offset & 0xffff0000) >> 16; |
| 272 | |
| 273 | // If msb of LoOffset is 1(negative number) we must increment HiOffset |
| 274 | // to account for the sign-extension of the low part. |
| 275 | if (LoOffset & 0x8000) |
| 276 | HiOffset++; |
| 277 | |
| 278 | // Generate the base address in TmpReg. |
| 279 | emitRI(Mips::LUi, TmpReg, HiOffset, IDLoc, STI); |
| 280 | if (BaseReg != Mips::ZERO) |
| 281 | emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI); |
| 282 | // Emit the load with the adjusted base and offset. |
| 283 | emitRRI(Opcode, DstReg, TmpReg, LoOffset, IDLoc, STI); |
| 284 | } |
| 285 | |
| 286 | /// Emit a load instruction with an symbol offset. Symbols are assumed to be |
| 287 | /// out of range for a simm16 will be expanded to appropriate instructions. |
| 288 | /// DstReg and TmpReg are permitted to be the same register iff DstReg is a |
| 289 | /// GPR. It is the callers responsibility to identify such cases and pass the |
| 290 | /// appropriate register in TmpReg. |
| 291 | void MipsTargetStreamer::emitLoadWithSymOffset(unsigned Opcode, unsigned DstReg, |
| 292 | unsigned BaseReg, |
| 293 | MCOperand &HiOperand, |
| 294 | MCOperand &LoOperand, |
| 295 | unsigned TmpReg, SMLoc IDLoc, |
| 296 | const MCSubtargetInfo *STI) { |
| 297 | // 1) lw $8, sym => lui $8, %hi(sym) |
| 298 | // lw $8, %lo(sym)($8) |
| 299 | // 2) ldc1 $f0, sym => lui $at, %hi(sym) |
| 300 | // ldc1 $f0, %lo(sym)($at) |
| 301 | |
| 302 | // Generate the base address in TmpReg. |
| 303 | emitRX(Mips::LUi, TmpReg, HiOperand, IDLoc, STI); |
| 304 | if (BaseReg != Mips::ZERO) |
| 305 | emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI); |
| 306 | // Emit the load with the adjusted base and offset. |
| 307 | emitRRX(Opcode, DstReg, TmpReg, LoOperand, IDLoc, STI); |
| 308 | } |
| 309 | |
Rafael Espindola | 24ea09e | 2014-01-26 06:06:37 +0000 | [diff] [blame] | 310 | MipsTargetAsmStreamer::MipsTargetAsmStreamer(MCStreamer &S, |
| 311 | formatted_raw_ostream &OS) |
| 312 | : MipsTargetStreamer(S), OS(OS) {} |
Jack Carter | 6ef6cc5 | 2013-11-19 20:53:28 +0000 | [diff] [blame] | 313 | |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 314 | void MipsTargetAsmStreamer::emitDirectiveSetMicroMips() { |
| 315 | OS << "\t.set\tmicromips\n"; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 316 | forbidModuleDirective(); |
Jack Carter | 6ef6cc5 | 2013-11-19 20:53:28 +0000 | [diff] [blame] | 317 | } |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 318 | |
| 319 | void MipsTargetAsmStreamer::emitDirectiveSetNoMicroMips() { |
| 320 | OS << "\t.set\tnomicromips\n"; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 321 | forbidModuleDirective(); |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 322 | } |
| 323 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 324 | void MipsTargetAsmStreamer::emitDirectiveSetMips16() { |
| 325 | OS << "\t.set\tmips16\n"; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 326 | forbidModuleDirective(); |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 327 | } |
| 328 | |
| 329 | void MipsTargetAsmStreamer::emitDirectiveSetNoMips16() { |
| 330 | OS << "\t.set\tnomips16\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 331 | MipsTargetStreamer::emitDirectiveSetNoMips16(); |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 332 | } |
| 333 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 334 | void MipsTargetAsmStreamer::emitDirectiveSetReorder() { |
| 335 | OS << "\t.set\treorder\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 336 | MipsTargetStreamer::emitDirectiveSetReorder(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 337 | } |
| 338 | |
| 339 | void MipsTargetAsmStreamer::emitDirectiveSetNoReorder() { |
| 340 | OS << "\t.set\tnoreorder\n"; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 341 | forbidModuleDirective(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 342 | } |
| 343 | |
| 344 | void MipsTargetAsmStreamer::emitDirectiveSetMacro() { |
| 345 | OS << "\t.set\tmacro\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 346 | MipsTargetStreamer::emitDirectiveSetMacro(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | void MipsTargetAsmStreamer::emitDirectiveSetNoMacro() { |
| 350 | OS << "\t.set\tnomacro\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 351 | MipsTargetStreamer::emitDirectiveSetNoMacro(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Daniel Sanders | 4493443 | 2014-08-07 12:03:36 +0000 | [diff] [blame] | 354 | void MipsTargetAsmStreamer::emitDirectiveSetMsa() { |
| 355 | OS << "\t.set\tmsa\n"; |
| 356 | MipsTargetStreamer::emitDirectiveSetMsa(); |
| 357 | } |
| 358 | |
| 359 | void MipsTargetAsmStreamer::emitDirectiveSetNoMsa() { |
| 360 | OS << "\t.set\tnomsa\n"; |
| 361 | MipsTargetStreamer::emitDirectiveSetNoMsa(); |
| 362 | } |
| 363 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 364 | void MipsTargetAsmStreamer::emitDirectiveSetAt() { |
| 365 | OS << "\t.set\tat\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 366 | MipsTargetStreamer::emitDirectiveSetAt(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Toma Tabacu | 16a7449 | 2015-02-13 10:30:57 +0000 | [diff] [blame] | 369 | void MipsTargetAsmStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) { |
| 370 | OS << "\t.set\tat=$" << Twine(RegNo) << "\n"; |
| 371 | MipsTargetStreamer::emitDirectiveSetAtWithArg(RegNo); |
| 372 | } |
| 373 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 374 | void MipsTargetAsmStreamer::emitDirectiveSetNoAt() { |
| 375 | OS << "\t.set\tnoat\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 376 | MipsTargetStreamer::emitDirectiveSetNoAt(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 377 | } |
| 378 | |
| 379 | void MipsTargetAsmStreamer::emitDirectiveEnd(StringRef Name) { |
| 380 | OS << "\t.end\t" << Name << '\n'; |
| 381 | } |
| 382 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 383 | void MipsTargetAsmStreamer::emitDirectiveEnt(const MCSymbol &Symbol) { |
| 384 | OS << "\t.ent\t" << Symbol.getName() << '\n'; |
| 385 | } |
| 386 | |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 387 | void MipsTargetAsmStreamer::emitDirectiveAbiCalls() { OS << "\t.abicalls\n"; } |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 388 | |
| 389 | void MipsTargetAsmStreamer::emitDirectiveNaN2008() { OS << "\t.nan\t2008\n"; } |
| 390 | |
| 391 | void MipsTargetAsmStreamer::emitDirectiveNaNLegacy() { |
| 392 | OS << "\t.nan\tlegacy\n"; |
| 393 | } |
| 394 | |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 395 | void MipsTargetAsmStreamer::emitDirectiveOptionPic0() { |
| 396 | OS << "\t.option\tpic0\n"; |
| 397 | } |
| 398 | |
Matheus Almeida | f79b281 | 2014-03-26 13:40:29 +0000 | [diff] [blame] | 399 | void MipsTargetAsmStreamer::emitDirectiveOptionPic2() { |
| 400 | OS << "\t.option\tpic2\n"; |
| 401 | } |
| 402 | |
Toma Tabacu | 9ca5096 | 2015-04-16 09:53:47 +0000 | [diff] [blame] | 403 | void MipsTargetAsmStreamer::emitDirectiveInsn() { |
| 404 | MipsTargetStreamer::emitDirectiveInsn(); |
| 405 | OS << "\t.insn\n"; |
| 406 | } |
| 407 | |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 408 | void MipsTargetAsmStreamer::emitFrame(unsigned StackReg, unsigned StackSize, |
| 409 | unsigned ReturnReg) { |
| 410 | OS << "\t.frame\t$" |
| 411 | << StringRef(MipsInstPrinter::getRegisterName(StackReg)).lower() << "," |
| 412 | << StackSize << ",$" |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 413 | << StringRef(MipsInstPrinter::getRegisterName(ReturnReg)).lower() << '\n'; |
| 414 | } |
| 415 | |
Toma Tabacu | 85618b3 | 2014-08-19 14:22:52 +0000 | [diff] [blame] | 416 | void MipsTargetAsmStreamer::emitDirectiveSetArch(StringRef Arch) { |
| 417 | OS << "\t.set arch=" << Arch << "\n"; |
| 418 | MipsTargetStreamer::emitDirectiveSetArch(Arch); |
| 419 | } |
| 420 | |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 421 | void MipsTargetAsmStreamer::emitDirectiveSetMips0() { |
| 422 | OS << "\t.set\tmips0\n"; |
| 423 | MipsTargetStreamer::emitDirectiveSetMips0(); |
| 424 | } |
Toma Tabacu | 2664779 | 2014-09-09 12:52:14 +0000 | [diff] [blame] | 425 | |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 426 | void MipsTargetAsmStreamer::emitDirectiveSetMips1() { |
| 427 | OS << "\t.set\tmips1\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 428 | MipsTargetStreamer::emitDirectiveSetMips1(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 429 | } |
| 430 | |
| 431 | void MipsTargetAsmStreamer::emitDirectiveSetMips2() { |
| 432 | OS << "\t.set\tmips2\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 433 | MipsTargetStreamer::emitDirectiveSetMips2(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | void MipsTargetAsmStreamer::emitDirectiveSetMips3() { |
| 437 | OS << "\t.set\tmips3\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 438 | MipsTargetStreamer::emitDirectiveSetMips3(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | void MipsTargetAsmStreamer::emitDirectiveSetMips4() { |
| 442 | OS << "\t.set\tmips4\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 443 | MipsTargetStreamer::emitDirectiveSetMips4(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 444 | } |
| 445 | |
| 446 | void MipsTargetAsmStreamer::emitDirectiveSetMips5() { |
| 447 | OS << "\t.set\tmips5\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 448 | MipsTargetStreamer::emitDirectiveSetMips5(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 449 | } |
| 450 | |
| 451 | void MipsTargetAsmStreamer::emitDirectiveSetMips32() { |
| 452 | OS << "\t.set\tmips32\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 453 | MipsTargetStreamer::emitDirectiveSetMips32(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 454 | } |
| 455 | |
Vladimir Medic | 615b26e | 2014-03-04 09:54:09 +0000 | [diff] [blame] | 456 | void MipsTargetAsmStreamer::emitDirectiveSetMips32R2() { |
| 457 | OS << "\t.set\tmips32r2\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 458 | MipsTargetStreamer::emitDirectiveSetMips32R2(); |
Vladimir Medic | 615b26e | 2014-03-04 09:54:09 +0000 | [diff] [blame] | 459 | } |
| 460 | |
Daniel Sanders | 1779314 | 2015-02-18 16:24:50 +0000 | [diff] [blame] | 461 | void MipsTargetAsmStreamer::emitDirectiveSetMips32R3() { |
| 462 | OS << "\t.set\tmips32r3\n"; |
| 463 | MipsTargetStreamer::emitDirectiveSetMips32R3(); |
| 464 | } |
| 465 | |
| 466 | void MipsTargetAsmStreamer::emitDirectiveSetMips32R5() { |
| 467 | OS << "\t.set\tmips32r5\n"; |
| 468 | MipsTargetStreamer::emitDirectiveSetMips32R5(); |
| 469 | } |
| 470 | |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 471 | void MipsTargetAsmStreamer::emitDirectiveSetMips32R6() { |
| 472 | OS << "\t.set\tmips32r6\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 473 | MipsTargetStreamer::emitDirectiveSetMips32R6(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Matheus Almeida | 3b9c63d | 2014-03-26 15:14:32 +0000 | [diff] [blame] | 476 | void MipsTargetAsmStreamer::emitDirectiveSetMips64() { |
| 477 | OS << "\t.set\tmips64\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 478 | MipsTargetStreamer::emitDirectiveSetMips64(); |
Matheus Almeida | 3b9c63d | 2014-03-26 15:14:32 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Matheus Almeida | a2cd009 | 2014-03-26 14:52:22 +0000 | [diff] [blame] | 481 | void MipsTargetAsmStreamer::emitDirectiveSetMips64R2() { |
| 482 | OS << "\t.set\tmips64r2\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 483 | MipsTargetStreamer::emitDirectiveSetMips64R2(); |
Matheus Almeida | a2cd009 | 2014-03-26 14:52:22 +0000 | [diff] [blame] | 484 | } |
| 485 | |
Daniel Sanders | 1779314 | 2015-02-18 16:24:50 +0000 | [diff] [blame] | 486 | void MipsTargetAsmStreamer::emitDirectiveSetMips64R3() { |
| 487 | OS << "\t.set\tmips64r3\n"; |
| 488 | MipsTargetStreamer::emitDirectiveSetMips64R3(); |
| 489 | } |
| 490 | |
| 491 | void MipsTargetAsmStreamer::emitDirectiveSetMips64R5() { |
| 492 | OS << "\t.set\tmips64r5\n"; |
| 493 | MipsTargetStreamer::emitDirectiveSetMips64R5(); |
| 494 | } |
| 495 | |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 496 | void MipsTargetAsmStreamer::emitDirectiveSetMips64R6() { |
| 497 | OS << "\t.set\tmips64r6\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 498 | MipsTargetStreamer::emitDirectiveSetMips64R6(); |
Daniel Sanders | f0df221 | 2014-08-04 12:20:00 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Vladimir Medic | 27c398e | 2014-03-05 11:05:09 +0000 | [diff] [blame] | 501 | void MipsTargetAsmStreamer::emitDirectiveSetDsp() { |
| 502 | OS << "\t.set\tdsp\n"; |
Toma Tabacu | 88f05ce | 2014-08-13 12:48:12 +0000 | [diff] [blame] | 503 | MipsTargetStreamer::emitDirectiveSetDsp(); |
Vladimir Medic | 27c398e | 2014-03-05 11:05:09 +0000 | [diff] [blame] | 504 | } |
Toma Tabacu | 9db22db | 2014-09-09 10:15:38 +0000 | [diff] [blame] | 505 | |
Toma Tabacu | 351b2fe | 2014-09-17 09:01:54 +0000 | [diff] [blame] | 506 | void MipsTargetAsmStreamer::emitDirectiveSetNoDsp() { |
| 507 | OS << "\t.set\tnodsp\n"; |
| 508 | MipsTargetStreamer::emitDirectiveSetNoDsp(); |
| 509 | } |
| 510 | |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 511 | void MipsTargetAsmStreamer::emitDirectiveSetPop() { |
| 512 | OS << "\t.set\tpop\n"; |
| 513 | MipsTargetStreamer::emitDirectiveSetPop(); |
| 514 | } |
Toma Tabacu | 9db22db | 2014-09-09 10:15:38 +0000 | [diff] [blame] | 515 | |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 516 | void MipsTargetAsmStreamer::emitDirectiveSetPush() { |
| 517 | OS << "\t.set\tpush\n"; |
| 518 | MipsTargetStreamer::emitDirectiveSetPush(); |
| 519 | } |
Toma Tabacu | 9db22db | 2014-09-09 10:15:38 +0000 | [diff] [blame] | 520 | |
Toma Tabacu | 2969650 | 2015-06-02 09:48:04 +0000 | [diff] [blame] | 521 | void MipsTargetAsmStreamer::emitDirectiveSetSoftFloat() { |
| 522 | OS << "\t.set\tsoftfloat\n"; |
| 523 | MipsTargetStreamer::emitDirectiveSetSoftFloat(); |
| 524 | } |
| 525 | |
| 526 | void MipsTargetAsmStreamer::emitDirectiveSetHardFloat() { |
| 527 | OS << "\t.set\thardfloat\n"; |
| 528 | MipsTargetStreamer::emitDirectiveSetHardFloat(); |
| 529 | } |
| 530 | |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 531 | // Print a 32 bit hex number with all numbers. |
| 532 | static void printHex32(unsigned Value, raw_ostream &OS) { |
| 533 | OS << "0x"; |
| 534 | for (int i = 7; i >= 0; i--) |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 535 | OS.write_hex((Value & (0xF << (i * 4))) >> (i * 4)); |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 536 | } |
| 537 | |
| 538 | void MipsTargetAsmStreamer::emitMask(unsigned CPUBitmask, |
| 539 | int CPUTopSavedRegOff) { |
| 540 | OS << "\t.mask \t"; |
| 541 | printHex32(CPUBitmask, OS); |
| 542 | OS << ',' << CPUTopSavedRegOff << '\n'; |
| 543 | } |
| 544 | |
| 545 | void MipsTargetAsmStreamer::emitFMask(unsigned FPUBitmask, |
| 546 | int FPUTopSavedRegOff) { |
| 547 | OS << "\t.fmask\t"; |
| 548 | printHex32(FPUBitmask, OS); |
| 549 | OS << "," << FPUTopSavedRegOff << '\n'; |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 550 | } |
| 551 | |
Toma Tabacu | c4c202a | 2014-10-01 14:53:19 +0000 | [diff] [blame] | 552 | void MipsTargetAsmStreamer::emitDirectiveCpLoad(unsigned RegNo) { |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 553 | OS << "\t.cpload\t$" |
| 554 | << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << "\n"; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 555 | forbidModuleDirective(); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 556 | } |
| 557 | |
Daniel Sanders | c6924fa | 2016-04-18 12:06:15 +0000 | [diff] [blame] | 558 | void MipsTargetAsmStreamer::emitDirectiveCpRestore(int Offset) { |
| 559 | MipsTargetStreamer::emitDirectiveCpRestore(Offset); |
Daniel Sanders | e2982ad | 2015-09-17 16:08:39 +0000 | [diff] [blame] | 560 | OS << "\t.cprestore\t" << Offset << "\n"; |
| 561 | } |
| 562 | |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 563 | void MipsTargetAsmStreamer::emitDirectiveCpsetup(unsigned RegNo, |
| 564 | int RegOrOffset, |
| 565 | const MCSymbol &Sym, |
| 566 | bool IsReg) { |
| 567 | OS << "\t.cpsetup\t$" |
| 568 | << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << ", "; |
| 569 | |
| 570 | if (IsReg) |
| 571 | OS << "$" |
| 572 | << StringRef(MipsInstPrinter::getRegisterName(RegOrOffset)).lower(); |
| 573 | else |
| 574 | OS << RegOrOffset; |
| 575 | |
| 576 | OS << ", "; |
| 577 | |
Daniel Sanders | 5d79628 | 2015-09-21 09:26:55 +0000 | [diff] [blame] | 578 | OS << Sym.getName(); |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 579 | forbidModuleDirective(); |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 580 | } |
| 581 | |
Daniel Sanders | f173dda | 2015-09-22 10:50:09 +0000 | [diff] [blame] | 582 | void MipsTargetAsmStreamer::emitDirectiveCpreturn(unsigned SaveLocation, |
| 583 | bool SaveLocationIsRegister) { |
| 584 | OS << "\t.cpreturn"; |
| 585 | forbidModuleDirective(); |
| 586 | } |
| 587 | |
Toma Tabacu | a64e540 | 2015-06-25 12:44:38 +0000 | [diff] [blame] | 588 | void MipsTargetAsmStreamer::emitDirectiveModuleFP() { |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 589 | OS << "\t.module\tfp="; |
Toma Tabacu | a64e540 | 2015-06-25 12:44:38 +0000 | [diff] [blame] | 590 | OS << ABIFlagsSection.getFpABIString(ABIFlagsSection.getFpABI()) << "\n"; |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 591 | } |
| 592 | |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 593 | void MipsTargetAsmStreamer::emitDirectiveSetFp( |
| 594 | MipsABIFlagsSection::FpABIKind Value) { |
Toma Tabacu | 4e0cf8e | 2015-03-06 12:15:12 +0000 | [diff] [blame] | 595 | MipsTargetStreamer::emitDirectiveSetFp(Value); |
| 596 | |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 597 | OS << "\t.set\tfp="; |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 598 | OS << ABIFlagsSection.getFpABIString(Value) << "\n"; |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Toma Tabacu | 3c49958 | 2015-06-25 10:56:57 +0000 | [diff] [blame] | 601 | void MipsTargetAsmStreamer::emitDirectiveModuleOddSPReg() { |
| 602 | MipsTargetStreamer::emitDirectiveModuleOddSPReg(); |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 603 | |
Toma Tabacu | 3c49958 | 2015-06-25 10:56:57 +0000 | [diff] [blame] | 604 | OS << "\t.module\t" << (ABIFlagsSection.OddSPReg ? "" : "no") << "oddspreg\n"; |
Daniel Sanders | 7e52742 | 2014-07-10 13:38:23 +0000 | [diff] [blame] | 605 | } |
| 606 | |
Toma Tabacu | 32c72aa | 2015-06-30 09:36:50 +0000 | [diff] [blame] | 607 | void MipsTargetAsmStreamer::emitDirectiveSetOddSPReg() { |
| 608 | MipsTargetStreamer::emitDirectiveSetOddSPReg(); |
| 609 | OS << "\t.set\toddspreg\n"; |
| 610 | } |
| 611 | |
| 612 | void MipsTargetAsmStreamer::emitDirectiveSetNoOddSPReg() { |
| 613 | MipsTargetStreamer::emitDirectiveSetNoOddSPReg(); |
| 614 | OS << "\t.set\tnooddspreg\n"; |
| 615 | } |
| 616 | |
Toma Tabacu | 0f09313 | 2015-06-30 13:46:03 +0000 | [diff] [blame] | 617 | void MipsTargetAsmStreamer::emitDirectiveModuleSoftFloat() { |
| 618 | OS << "\t.module\tsoftfloat\n"; |
| 619 | } |
| 620 | |
| 621 | void MipsTargetAsmStreamer::emitDirectiveModuleHardFloat() { |
| 622 | OS << "\t.module\thardfloat\n"; |
| 623 | } |
| 624 | |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 625 | // This part is for ELF object output. |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 626 | MipsTargetELFStreamer::MipsTargetELFStreamer(MCStreamer &S, |
| 627 | const MCSubtargetInfo &STI) |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 628 | : MipsTargetStreamer(S), MicroMipsEnabled(false), STI(STI) { |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 629 | MCAssembler &MCA = getStreamer().getAssembler(); |
Simon Atanasyan | c99ce68 | 2015-03-24 12:24:56 +0000 | [diff] [blame] | 630 | Pic = MCA.getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_; |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 631 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 632 | const FeatureBitset &Features = STI.getFeatureBits(); |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 633 | |
| 634 | // Set the header flags that we can in the constructor. |
| 635 | // FIXME: This is a fairly terrible hack. We set the rest |
| 636 | // of these in the destructor. The problem here is two-fold: |
| 637 | // |
| 638 | // a: Some of the eflags can be set/reset by directives. |
| 639 | // b: There aren't any usage paths that initialize the ABI |
| 640 | // pointer until after we initialize either an assembler |
| 641 | // or the target machine. |
| 642 | // We can fix this by making the target streamer construct |
| 643 | // the ABI, but this is fraught with wide ranging dependency |
| 644 | // issues as well. |
| 645 | unsigned EFlags = MCA.getELFHeaderEFlags(); |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 646 | |
| 647 | // Architecture |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 648 | if (Features[Mips::FeatureMips64r6]) |
Daniel Sanders | 950f48d | 2014-07-04 15:21:53 +0000 | [diff] [blame] | 649 | EFlags |= ELF::EF_MIPS_ARCH_64R6; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 650 | else if (Features[Mips::FeatureMips64r2] || |
| 651 | Features[Mips::FeatureMips64r3] || |
| 652 | Features[Mips::FeatureMips64r5]) |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 653 | EFlags |= ELF::EF_MIPS_ARCH_64R2; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 654 | else if (Features[Mips::FeatureMips64]) |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 655 | EFlags |= ELF::EF_MIPS_ARCH_64; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 656 | else if (Features[Mips::FeatureMips5]) |
Daniel Sanders | 950f48d | 2014-07-04 15:21:53 +0000 | [diff] [blame] | 657 | EFlags |= ELF::EF_MIPS_ARCH_5; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 658 | else if (Features[Mips::FeatureMips4]) |
Daniel Sanders | f7b3229 | 2014-04-03 12:13:36 +0000 | [diff] [blame] | 659 | EFlags |= ELF::EF_MIPS_ARCH_4; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 660 | else if (Features[Mips::FeatureMips3]) |
Daniel Sanders | 950f48d | 2014-07-04 15:21:53 +0000 | [diff] [blame] | 661 | EFlags |= ELF::EF_MIPS_ARCH_3; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 662 | else if (Features[Mips::FeatureMips32r6]) |
Daniel Sanders | 950f48d | 2014-07-04 15:21:53 +0000 | [diff] [blame] | 663 | EFlags |= ELF::EF_MIPS_ARCH_32R6; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 664 | else if (Features[Mips::FeatureMips32r2] || |
| 665 | Features[Mips::FeatureMips32r3] || |
| 666 | Features[Mips::FeatureMips32r5]) |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 667 | EFlags |= ELF::EF_MIPS_ARCH_32R2; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 668 | else if (Features[Mips::FeatureMips32]) |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 669 | EFlags |= ELF::EF_MIPS_ARCH_32; |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 670 | else if (Features[Mips::FeatureMips2]) |
Daniel Sanders | 950f48d | 2014-07-04 15:21:53 +0000 | [diff] [blame] | 671 | EFlags |= ELF::EF_MIPS_ARCH_2; |
| 672 | else |
| 673 | EFlags |= ELF::EF_MIPS_ARCH_1; |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 674 | |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 675 | // Other options. |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 676 | if (Features[Mips::FeatureNaN2008]) |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 677 | EFlags |= ELF::EF_MIPS_NAN2008; |
| 678 | |
Daniel Sanders | 16ec6c1 | 2014-07-17 09:52:56 +0000 | [diff] [blame] | 679 | // -mabicalls and -mplt are not implemented but we should act as if they were |
| 680 | // given. |
| 681 | EFlags |= ELF::EF_MIPS_CPIC; |
Daniel Sanders | 16ec6c1 | 2014-07-17 09:52:56 +0000 | [diff] [blame] | 682 | |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 683 | MCA.setELFHeaderEFlags(EFlags); |
| 684 | } |
Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 685 | |
Rafael Espindola | 95fb9b9 | 2015-06-02 20:38:46 +0000 | [diff] [blame] | 686 | void MipsTargetELFStreamer::emitLabel(MCSymbol *S) { |
| 687 | auto *Symbol = cast<MCSymbolELF>(S); |
Rafael Espindola | 26e917c | 2014-01-15 03:07:12 +0000 | [diff] [blame] | 688 | if (!isMicroMipsEnabled()) |
| 689 | return; |
Rafael Espindola | c73aed1 | 2015-06-03 19:03:11 +0000 | [diff] [blame] | 690 | getStreamer().getAssembler().registerSymbol(*Symbol); |
Rafael Espindola | 95fb9b9 | 2015-06-02 20:38:46 +0000 | [diff] [blame] | 691 | uint8_t Type = Symbol->getType(); |
Rafael Espindola | 26e917c | 2014-01-15 03:07:12 +0000 | [diff] [blame] | 692 | if (Type != ELF::STT_FUNC) |
| 693 | return; |
| 694 | |
Rafael Espindola | 8c006ee | 2015-06-04 05:59:23 +0000 | [diff] [blame] | 695 | Symbol->setOther(ELF::STO_MIPS_MICROMIPS); |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 696 | } |
| 697 | |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 698 | void MipsTargetELFStreamer::finish() { |
| 699 | MCAssembler &MCA = getStreamer().getAssembler(); |
Daniel Sanders | 68c3747 | 2014-07-21 13:30:55 +0000 | [diff] [blame] | 700 | const MCObjectFileInfo &OFI = *MCA.getContext().getObjectFileInfo(); |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 701 | |
Daniel Sanders | 41ffa5d | 2014-07-14 15:05:51 +0000 | [diff] [blame] | 702 | // .bss, .text and .data are always at least 16-byte aligned. |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 703 | MCSection &TextSection = *OFI.getTextSection(); |
Rafael Espindola | bb9a71c | 2015-05-26 15:07:25 +0000 | [diff] [blame] | 704 | MCA.registerSection(TextSection); |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 705 | MCSection &DataSection = *OFI.getDataSection(); |
Rafael Espindola | bb9a71c | 2015-05-26 15:07:25 +0000 | [diff] [blame] | 706 | MCA.registerSection(DataSection); |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 707 | MCSection &BSSSection = *OFI.getBSSSection(); |
Rafael Espindola | bb9a71c | 2015-05-26 15:07:25 +0000 | [diff] [blame] | 708 | MCA.registerSection(BSSSection); |
Daniel Sanders | 41ffa5d | 2014-07-14 15:05:51 +0000 | [diff] [blame] | 709 | |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 710 | TextSection.setAlignment(std::max(16u, TextSection.getAlignment())); |
| 711 | DataSection.setAlignment(std::max(16u, DataSection.getAlignment())); |
| 712 | BSSSection.setAlignment(std::max(16u, BSSSection.getAlignment())); |
Daniel Sanders | 41ffa5d | 2014-07-14 15:05:51 +0000 | [diff] [blame] | 713 | |
Daniel Sanders | 9db710a | 2016-04-29 12:44:07 +0000 | [diff] [blame] | 714 | // Make sections sizes a multiple of the alignment. |
| 715 | MCStreamer &OS = getStreamer(); |
| 716 | for (MCSection &S : MCA) { |
| 717 | MCSectionELF &Section = static_cast<MCSectionELF &>(S); |
| 718 | |
| 719 | unsigned Alignment = Section.getAlignment(); |
| 720 | if (Alignment) { |
| 721 | OS.SwitchSection(&Section); |
| 722 | if (Section.UseCodeAlign()) |
| 723 | OS.EmitCodeAlignment(Alignment, Alignment); |
| 724 | else |
| 725 | OS.EmitValueToAlignment(Alignment, 0, 1, Alignment); |
| 726 | } |
| 727 | } |
| 728 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 729 | const FeatureBitset &Features = STI.getFeatureBits(); |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 730 | |
| 731 | // Update e_header flags. See the FIXME and comment above in |
| 732 | // the constructor for a full rundown on this. |
| 733 | unsigned EFlags = MCA.getELFHeaderEFlags(); |
| 734 | |
| 735 | // ABI |
| 736 | // N64 does not require any ABI bits. |
| 737 | if (getABI().IsO32()) |
| 738 | EFlags |= ELF::EF_MIPS_ABI_O32; |
| 739 | else if (getABI().IsN32()) |
| 740 | EFlags |= ELF::EF_MIPS_ABI2; |
| 741 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 742 | if (Features[Mips::FeatureGP64Bit]) { |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 743 | if (getABI().IsO32()) |
| 744 | EFlags |= ELF::EF_MIPS_32BITMODE; /* Compatibility Mode */ |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 745 | } else if (Features[Mips::FeatureMips64r2] || Features[Mips::FeatureMips64]) |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 746 | EFlags |= ELF::EF_MIPS_32BITMODE; |
| 747 | |
| 748 | // If we've set the cpic eflag and we're n64, go ahead and set the pic |
| 749 | // one as well. |
| 750 | if (EFlags & ELF::EF_MIPS_CPIC && getABI().IsN64()) |
| 751 | EFlags |= ELF::EF_MIPS_PIC; |
| 752 | |
| 753 | MCA.setELFHeaderEFlags(EFlags); |
| 754 | |
Daniel Sanders | 68c3747 | 2014-07-21 13:30:55 +0000 | [diff] [blame] | 755 | // Emit all the option records. |
| 756 | // At the moment we are only emitting .Mips.options (ODK_REGINFO) and |
| 757 | // .reginfo. |
| 758 | MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer); |
| 759 | MEF.EmitMipsOptionRecords(); |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 760 | |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 761 | emitMipsAbiFlags(); |
Rafael Espindola | 972e71a | 2014-01-31 23:10:26 +0000 | [diff] [blame] | 762 | } |
| 763 | |
Rafael Espindola | 95fb9b9 | 2015-06-02 20:38:46 +0000 | [diff] [blame] | 764 | void MipsTargetELFStreamer::emitAssignment(MCSymbol *S, const MCExpr *Value) { |
| 765 | auto *Symbol = cast<MCSymbolELF>(S); |
Zoran Jovanovic | 28221d8 | 2014-03-20 09:44:49 +0000 | [diff] [blame] | 766 | // If on rhs is micromips symbol then mark Symbol as microMips. |
| 767 | if (Value->getKind() != MCExpr::SymbolRef) |
| 768 | return; |
Rafael Espindola | 95fb9b9 | 2015-06-02 20:38:46 +0000 | [diff] [blame] | 769 | const auto &RhsSym = cast<MCSymbolELF>( |
| 770 | static_cast<const MCSymbolRefExpr *>(Value)->getSymbol()); |
Toma Tabacu | 2cc44f5 | 2015-04-16 13:37:32 +0000 | [diff] [blame] | 771 | |
Rafael Espindola | 8c006ee | 2015-06-04 05:59:23 +0000 | [diff] [blame] | 772 | if (!(RhsSym.getOther() & ELF::STO_MIPS_MICROMIPS)) |
Zoran Jovanovic | 28221d8 | 2014-03-20 09:44:49 +0000 | [diff] [blame] | 773 | return; |
| 774 | |
Rafael Espindola | 8c006ee | 2015-06-04 05:59:23 +0000 | [diff] [blame] | 775 | Symbol->setOther(ELF::STO_MIPS_MICROMIPS); |
Zoran Jovanovic | 28221d8 | 2014-03-20 09:44:49 +0000 | [diff] [blame] | 776 | } |
| 777 | |
Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 778 | MCELFStreamer &MipsTargetELFStreamer::getStreamer() { |
Rafael Espindola | 24ea09e | 2014-01-26 06:06:37 +0000 | [diff] [blame] | 779 | return static_cast<MCELFStreamer &>(Streamer); |
Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 780 | } |
| 781 | |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 782 | void MipsTargetELFStreamer::emitDirectiveSetMicroMips() { |
| 783 | MicroMipsEnabled = true; |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 784 | |
| 785 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 786 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 787 | Flags |= ELF::EF_MIPS_MICROMIPS; |
| 788 | MCA.setELFHeaderEFlags(Flags); |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 789 | forbidModuleDirective(); |
Jack Carter | 86ac5c1 | 2013-11-18 23:55:27 +0000 | [diff] [blame] | 790 | } |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 791 | |
| 792 | void MipsTargetELFStreamer::emitDirectiveSetNoMicroMips() { |
| 793 | MicroMipsEnabled = false; |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 794 | forbidModuleDirective(); |
Rafael Espindola | 6d5f7ce | 2014-01-14 04:25:13 +0000 | [diff] [blame] | 795 | } |
| 796 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 797 | void MipsTargetELFStreamer::emitDirectiveSetMips16() { |
Rafael Espindola | e758375 | 2014-01-24 16:13:20 +0000 | [diff] [blame] | 798 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 799 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 800 | Flags |= ELF::EF_MIPS_ARCH_ASE_M16; |
| 801 | MCA.setELFHeaderEFlags(Flags); |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 802 | forbidModuleDirective(); |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 805 | void MipsTargetELFStreamer::emitDirectiveSetNoReorder() { |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 806 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 807 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 808 | Flags |= ELF::EF_MIPS_NOREORDER; |
| 809 | MCA.setELFHeaderEFlags(Flags); |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 810 | forbidModuleDirective(); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 811 | } |
| 812 | |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 813 | void MipsTargetELFStreamer::emitDirectiveEnd(StringRef Name) { |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 814 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 815 | MCContext &Context = MCA.getContext(); |
| 816 | MCStreamer &OS = getStreamer(); |
| 817 | |
Scott Egerton | 219fae9 | 2016-02-17 11:15:16 +0000 | [diff] [blame] | 818 | MCSectionELF *Sec = Context.getELFSection(".pdr", ELF::SHT_PROGBITS, 0); |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 819 | |
Daniel Sanders | 2b56133 | 2015-11-23 16:08:03 +0000 | [diff] [blame] | 820 | MCSymbol *Sym = Context.getOrCreateSymbol(Name); |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 821 | const MCSymbolRefExpr *ExprRef = |
Daniel Sanders | 2b56133 | 2015-11-23 16:08:03 +0000 | [diff] [blame] | 822 | MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Context); |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 823 | |
Rafael Espindola | bb9a71c | 2015-05-26 15:07:25 +0000 | [diff] [blame] | 824 | MCA.registerSection(*Sec); |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 825 | Sec->setAlignment(4); |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 826 | |
| 827 | OS.PushSection(); |
| 828 | |
| 829 | OS.SwitchSection(Sec); |
| 830 | |
| 831 | OS.EmitValueImpl(ExprRef, 4); |
| 832 | |
| 833 | OS.EmitIntValue(GPRInfoSet ? GPRBitMask : 0, 4); // reg_mask |
| 834 | OS.EmitIntValue(GPRInfoSet ? GPROffset : 0, 4); // reg_offset |
| 835 | |
| 836 | OS.EmitIntValue(FPRInfoSet ? FPRBitMask : 0, 4); // fpreg_mask |
| 837 | OS.EmitIntValue(FPRInfoSet ? FPROffset : 0, 4); // fpreg_offset |
| 838 | |
| 839 | OS.EmitIntValue(FrameInfoSet ? FrameOffset : 0, 4); // frame_offset |
| 840 | OS.EmitIntValue(FrameInfoSet ? FrameReg : 0, 4); // frame_reg |
| 841 | OS.EmitIntValue(FrameInfoSet ? ReturnReg : 0, 4); // return_reg |
| 842 | |
| 843 | // The .end directive marks the end of a procedure. Invalidate |
| 844 | // the information gathered up until this point. |
| 845 | GPRInfoSet = FPRInfoSet = FrameInfoSet = false; |
| 846 | |
| 847 | OS.PopSection(); |
Daniel Sanders | 2b56133 | 2015-11-23 16:08:03 +0000 | [diff] [blame] | 848 | |
| 849 | // .end also implicitly sets the size. |
| 850 | MCSymbol *CurPCSym = Context.createTempSymbol(); |
| 851 | OS.EmitLabel(CurPCSym); |
| 852 | const MCExpr *Size = MCBinaryExpr::createSub( |
| 853 | MCSymbolRefExpr::create(CurPCSym, MCSymbolRefExpr::VK_None, Context), |
| 854 | ExprRef, Context); |
| 855 | int64_t AbsSize; |
| 856 | if (!Size->evaluateAsAbsolute(AbsSize, MCA)) |
| 857 | llvm_unreachable("Function size must be evaluatable as absolute"); |
| 858 | Size = MCConstantExpr::create(AbsSize, Context); |
| 859 | static_cast<MCSymbolELF *>(Sym)->setSize(Size); |
Rafael Espindola | eb0a8af | 2014-01-26 05:06:48 +0000 | [diff] [blame] | 860 | } |
| 861 | |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 862 | void MipsTargetELFStreamer::emitDirectiveEnt(const MCSymbol &Symbol) { |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 863 | GPRInfoSet = FPRInfoSet = FrameInfoSet = false; |
Daniel Sanders | 2b56133 | 2015-11-23 16:08:03 +0000 | [diff] [blame] | 864 | |
| 865 | // .ent also acts like an implicit '.type symbol, STT_FUNC' |
| 866 | static_cast<const MCSymbolELF &>(Symbol).setType(ELF::STT_FUNC); |
Rafael Espindola | 6633d57 | 2014-01-14 18:57:12 +0000 | [diff] [blame] | 867 | } |
| 868 | |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 869 | void MipsTargetELFStreamer::emitDirectiveAbiCalls() { |
| 870 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 871 | unsigned Flags = MCA.getELFHeaderEFlags(); |
Rafael Espindola | cb1953f | 2014-01-26 06:57:13 +0000 | [diff] [blame] | 872 | Flags |= ELF::EF_MIPS_CPIC | ELF::EF_MIPS_PIC; |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 873 | MCA.setELFHeaderEFlags(Flags); |
| 874 | } |
Matheus Almeida | 0051f2d | 2014-04-16 15:48:55 +0000 | [diff] [blame] | 875 | |
| 876 | void MipsTargetELFStreamer::emitDirectiveNaN2008() { |
| 877 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 878 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 879 | Flags |= ELF::EF_MIPS_NAN2008; |
| 880 | MCA.setELFHeaderEFlags(Flags); |
| 881 | } |
| 882 | |
| 883 | void MipsTargetELFStreamer::emitDirectiveNaNLegacy() { |
| 884 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 885 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 886 | Flags &= ~ELF::EF_MIPS_NAN2008; |
| 887 | MCA.setELFHeaderEFlags(Flags); |
| 888 | } |
| 889 | |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 890 | void MipsTargetELFStreamer::emitDirectiveOptionPic0() { |
| 891 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 892 | unsigned Flags = MCA.getELFHeaderEFlags(); |
Matheus Almeida | f79b281 | 2014-03-26 13:40:29 +0000 | [diff] [blame] | 893 | // This option overrides other PIC options like -KPIC. |
| 894 | Pic = false; |
Jack Carter | 0cd3c19 | 2014-01-06 23:27:31 +0000 | [diff] [blame] | 895 | Flags &= ~ELF::EF_MIPS_PIC; |
| 896 | MCA.setELFHeaderEFlags(Flags); |
| 897 | } |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 898 | |
Matheus Almeida | f79b281 | 2014-03-26 13:40:29 +0000 | [diff] [blame] | 899 | void MipsTargetELFStreamer::emitDirectiveOptionPic2() { |
| 900 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 901 | unsigned Flags = MCA.getELFHeaderEFlags(); |
| 902 | Pic = true; |
| 903 | // NOTE: We are following the GAS behaviour here which means the directive |
| 904 | // 'pic2' also sets the CPIC bit in the ELF header. This is different from |
| 905 | // what is stated in the SYSV ABI which consider the bits EF_MIPS_PIC and |
| 906 | // EF_MIPS_CPIC to be mutually exclusive. |
| 907 | Flags |= ELF::EF_MIPS_PIC | ELF::EF_MIPS_CPIC; |
| 908 | MCA.setELFHeaderEFlags(Flags); |
| 909 | } |
| 910 | |
Toma Tabacu | 9ca5096 | 2015-04-16 09:53:47 +0000 | [diff] [blame] | 911 | void MipsTargetELFStreamer::emitDirectiveInsn() { |
| 912 | MipsTargetStreamer::emitDirectiveInsn(); |
| 913 | MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer); |
| 914 | MEF.createPendingLabelRelocs(); |
| 915 | } |
| 916 | |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 917 | void MipsTargetELFStreamer::emitFrame(unsigned StackReg, unsigned StackSize, |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 918 | unsigned ReturnReg_) { |
| 919 | MCContext &Context = getStreamer().getAssembler().getContext(); |
| 920 | const MCRegisterInfo *RegInfo = Context.getRegisterInfo(); |
| 921 | |
| 922 | FrameInfoSet = true; |
| 923 | FrameReg = RegInfo->getEncodingValue(StackReg); |
| 924 | FrameOffset = StackSize; |
| 925 | ReturnReg = RegInfo->getEncodingValue(ReturnReg_); |
Rafael Espindola | 054234f | 2014-01-27 03:53:56 +0000 | [diff] [blame] | 926 | } |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 927 | |
| 928 | void MipsTargetELFStreamer::emitMask(unsigned CPUBitmask, |
| 929 | int CPUTopSavedRegOff) { |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 930 | GPRInfoSet = true; |
| 931 | GPRBitMask = CPUBitmask; |
| 932 | GPROffset = CPUTopSavedRegOff; |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 933 | } |
| 934 | |
| 935 | void MipsTargetELFStreamer::emitFMask(unsigned FPUBitmask, |
| 936 | int FPUTopSavedRegOff) { |
Daniel Sanders | d97a634 | 2014-08-13 10:07:34 +0000 | [diff] [blame] | 937 | FPRInfoSet = true; |
| 938 | FPRBitMask = FPUBitmask; |
| 939 | FPROffset = FPUTopSavedRegOff; |
Rafael Espindola | 25fa291 | 2014-01-27 04:33:11 +0000 | [diff] [blame] | 940 | } |
Vladimir Medic | 615b26e | 2014-03-04 09:54:09 +0000 | [diff] [blame] | 941 | |
Toma Tabacu | c4c202a | 2014-10-01 14:53:19 +0000 | [diff] [blame] | 942 | void MipsTargetELFStreamer::emitDirectiveCpLoad(unsigned RegNo) { |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 943 | // .cpload $reg |
| 944 | // This directive expands to: |
| 945 | // lui $gp, %hi(_gp_disp) |
| 946 | // addui $gp, $gp, %lo(_gp_disp) |
| 947 | // addu $gp, $gp, $reg |
| 948 | // when support for position independent code is enabled. |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 949 | if (!Pic || (getABI().IsN32() || getABI().IsN64())) |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 950 | return; |
| 951 | |
| 952 | // There's a GNU extension controlled by -mno-shared that allows |
| 953 | // locally-binding symbols to be accessed using absolute addresses. |
| 954 | // This is currently not supported. When supported -mno-shared makes |
| 955 | // .cpload expand to: |
| 956 | // lui $gp, %hi(__gnu_local_gp) |
| 957 | // addiu $gp, $gp, %lo(__gnu_local_gp) |
| 958 | |
| 959 | StringRef SymName("_gp_disp"); |
| 960 | MCAssembler &MCA = getStreamer().getAssembler(); |
Jim Grosbach | 6f48200 | 2015-05-18 18:43:14 +0000 | [diff] [blame] | 961 | MCSymbol *GP_Disp = MCA.getContext().getOrCreateSymbol(SymName); |
Rafael Espindola | b5d316b | 2015-05-29 20:21:02 +0000 | [diff] [blame] | 962 | MCA.registerSymbol(*GP_Disp); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 963 | |
| 964 | MCInst TmpInst; |
| 965 | TmpInst.setOpcode(Mips::LUi); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 966 | TmpInst.addOperand(MCOperand::createReg(Mips::GP)); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 967 | const MCSymbolRefExpr *HiSym = MCSymbolRefExpr::create( |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 968 | "_gp_disp", MCSymbolRefExpr::VK_Mips_ABS_HI, MCA.getContext()); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 969 | TmpInst.addOperand(MCOperand::createExpr(HiSym)); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 970 | getStreamer().EmitInstruction(TmpInst, STI); |
| 971 | |
| 972 | TmpInst.clear(); |
| 973 | |
| 974 | TmpInst.setOpcode(Mips::ADDiu); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 975 | TmpInst.addOperand(MCOperand::createReg(Mips::GP)); |
| 976 | TmpInst.addOperand(MCOperand::createReg(Mips::GP)); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 977 | const MCSymbolRefExpr *LoSym = MCSymbolRefExpr::create( |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 978 | "_gp_disp", MCSymbolRefExpr::VK_Mips_ABS_LO, MCA.getContext()); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 979 | TmpInst.addOperand(MCOperand::createExpr(LoSym)); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 980 | getStreamer().EmitInstruction(TmpInst, STI); |
| 981 | |
| 982 | TmpInst.clear(); |
| 983 | |
| 984 | TmpInst.setOpcode(Mips::ADDu); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 985 | TmpInst.addOperand(MCOperand::createReg(Mips::GP)); |
| 986 | TmpInst.addOperand(MCOperand::createReg(Mips::GP)); |
| 987 | TmpInst.addOperand(MCOperand::createReg(RegNo)); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 988 | getStreamer().EmitInstruction(TmpInst, STI); |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 989 | |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 990 | forbidModuleDirective(); |
Matheus Almeida | 525bc4f | 2014-04-30 11:28:42 +0000 | [diff] [blame] | 991 | } |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 992 | |
Daniel Sanders | c6924fa | 2016-04-18 12:06:15 +0000 | [diff] [blame] | 993 | void MipsTargetELFStreamer::emitDirectiveCpRestore(int Offset) { |
| 994 | MipsTargetStreamer::emitDirectiveCpRestore(Offset); |
Daniel Sanders | e2982ad | 2015-09-17 16:08:39 +0000 | [diff] [blame] | 995 | // .cprestore offset |
| 996 | // When PIC mode is enabled and the O32 ABI is used, this directive expands |
| 997 | // to: |
| 998 | // sw $gp, offset($sp) |
| 999 | // and adds a corresponding LW after every JAL. |
| 1000 | |
| 1001 | // Note that .cprestore is ignored if used with the N32 and N64 ABIs or if it |
| 1002 | // is used in non-PIC mode. |
| 1003 | if (!Pic || (getABI().IsN32() || getABI().IsN64())) |
| 1004 | return; |
| 1005 | |
Daniel Sanders | c6924fa | 2016-04-18 12:06:15 +0000 | [diff] [blame] | 1006 | // FIXME: MipsAsmParser currently emits the instructions that should be |
| 1007 | // emitted here. |
Daniel Sanders | e2982ad | 2015-09-17 16:08:39 +0000 | [diff] [blame] | 1008 | } |
| 1009 | |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1010 | void MipsTargetELFStreamer::emitDirectiveCpsetup(unsigned RegNo, |
| 1011 | int RegOrOffset, |
| 1012 | const MCSymbol &Sym, |
| 1013 | bool IsReg) { |
| 1014 | // Only N32 and N64 emit anything for .cpsetup iff PIC is set. |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 1015 | if (!Pic || !(getABI().IsN32() || getABI().IsN64())) |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1016 | return; |
| 1017 | |
| 1018 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 1019 | MCInst Inst; |
| 1020 | |
| 1021 | // Either store the old $gp in a register or on the stack |
| 1022 | if (IsReg) { |
| 1023 | // move $save, $gpreg |
Vasileios Kalintiris | 1c78ca6 | 2015-08-11 08:56:25 +0000 | [diff] [blame] | 1024 | Inst.setOpcode(Mips::OR64); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1025 | Inst.addOperand(MCOperand::createReg(RegOrOffset)); |
| 1026 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1027 | Inst.addOperand(MCOperand::createReg(Mips::ZERO)); |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1028 | } else { |
| 1029 | // sd $gpreg, offset($sp) |
| 1030 | Inst.setOpcode(Mips::SD); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1031 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1032 | Inst.addOperand(MCOperand::createReg(Mips::SP)); |
| 1033 | Inst.addOperand(MCOperand::createImm(RegOrOffset)); |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1034 | } |
| 1035 | getStreamer().EmitInstruction(Inst, STI); |
| 1036 | Inst.clear(); |
| 1037 | |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1038 | const MCSymbolRefExpr *HiExpr = MCSymbolRefExpr::create( |
Toma Tabacu | 8874eac | 2015-02-18 13:46:53 +0000 | [diff] [blame] | 1039 | &Sym, MCSymbolRefExpr::VK_Mips_GPOFF_HI, MCA.getContext()); |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 1040 | const MCSymbolRefExpr *LoExpr = MCSymbolRefExpr::create( |
Toma Tabacu | 8874eac | 2015-02-18 13:46:53 +0000 | [diff] [blame] | 1041 | &Sym, MCSymbolRefExpr::VK_Mips_GPOFF_LO, MCA.getContext()); |
| 1042 | |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1043 | // lui $gp, %hi(%neg(%gp_rel(funcSym))) |
| 1044 | Inst.setOpcode(Mips::LUi); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1045 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1046 | Inst.addOperand(MCOperand::createExpr(HiExpr)); |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1047 | getStreamer().EmitInstruction(Inst, STI); |
| 1048 | Inst.clear(); |
| 1049 | |
| 1050 | // addiu $gp, $gp, %lo(%neg(%gp_rel(funcSym))) |
| 1051 | Inst.setOpcode(Mips::ADDiu); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1052 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1053 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1054 | Inst.addOperand(MCOperand::createExpr(LoExpr)); |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1055 | getStreamer().EmitInstruction(Inst, STI); |
| 1056 | Inst.clear(); |
| 1057 | |
| 1058 | // daddu $gp, $gp, $funcreg |
| 1059 | Inst.setOpcode(Mips::DADDu); |
Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 1060 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1061 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1062 | Inst.addOperand(MCOperand::createReg(RegNo)); |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1063 | getStreamer().EmitInstruction(Inst, STI); |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 1064 | |
Daniel Sanders | cdb45fa | 2014-08-14 09:18:14 +0000 | [diff] [blame] | 1065 | forbidModuleDirective(); |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 1066 | } |
| 1067 | |
Daniel Sanders | f173dda | 2015-09-22 10:50:09 +0000 | [diff] [blame] | 1068 | void MipsTargetELFStreamer::emitDirectiveCpreturn(unsigned SaveLocation, |
| 1069 | bool SaveLocationIsRegister) { |
| 1070 | // Only N32 and N64 emit anything for .cpreturn iff PIC is set. |
| 1071 | if (!Pic || !(getABI().IsN32() || getABI().IsN64())) |
| 1072 | return; |
| 1073 | |
| 1074 | MCInst Inst; |
| 1075 | // Either restore the old $gp from a register or on the stack |
| 1076 | if (SaveLocationIsRegister) { |
| 1077 | Inst.setOpcode(Mips::OR); |
| 1078 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1079 | Inst.addOperand(MCOperand::createReg(SaveLocation)); |
| 1080 | Inst.addOperand(MCOperand::createReg(Mips::ZERO)); |
| 1081 | } else { |
| 1082 | Inst.setOpcode(Mips::LD); |
| 1083 | Inst.addOperand(MCOperand::createReg(Mips::GP)); |
| 1084 | Inst.addOperand(MCOperand::createReg(Mips::SP)); |
| 1085 | Inst.addOperand(MCOperand::createImm(SaveLocation)); |
| 1086 | } |
| 1087 | getStreamer().EmitInstruction(Inst, STI); |
| 1088 | |
| 1089 | forbidModuleDirective(); |
| 1090 | } |
| 1091 | |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 1092 | void MipsTargetELFStreamer::emitMipsAbiFlags() { |
| 1093 | MCAssembler &MCA = getStreamer().getAssembler(); |
| 1094 | MCContext &Context = MCA.getContext(); |
| 1095 | MCStreamer &OS = getStreamer(); |
Rafael Espindola | 0709a7b | 2015-05-21 19:20:38 +0000 | [diff] [blame] | 1096 | MCSectionELF *Sec = Context.getELFSection( |
Rafael Espindola | ba31e27 | 2015-01-29 17:33:21 +0000 | [diff] [blame] | 1097 | ".MIPS.abiflags", ELF::SHT_MIPS_ABIFLAGS, ELF::SHF_ALLOC, 24, ""); |
Rafael Espindola | bb9a71c | 2015-05-26 15:07:25 +0000 | [diff] [blame] | 1098 | MCA.registerSection(*Sec); |
Rafael Espindola | 967d6a6 | 2015-05-21 21:02:35 +0000 | [diff] [blame] | 1099 | Sec->setAlignment(8); |
Vladimir Medic | fb8a2a9 | 2014-07-08 08:59:22 +0000 | [diff] [blame] | 1100 | OS.SwitchSection(Sec); |
| 1101 | |
Daniel Sanders | c7dbc63 | 2014-07-08 10:11:38 +0000 | [diff] [blame] | 1102 | OS << ABIFlagsSection; |
Matheus Almeida | d92a3fa | 2014-05-01 10:24:46 +0000 | [diff] [blame] | 1103 | } |