blob: e63863c2808fcb671390ca40dee0e58bf47c69a4 [file] [log] [blame]
Jack Carter86ac5c12013-11-18 23:55:27 +00001//===-- MipsTargetStreamer.cpp - Mips Target Streamer Methods -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides Mips specific target streamer methods.
11//
12//===----------------------------------------------------------------------===//
13
Mehdi Aminib550cb12016-04-18 09:17:29 +000014#include "MipsTargetStreamer.h"
Rafael Espindola054234f2014-01-27 03:53:56 +000015#include "InstPrinter/MipsInstPrinter.h"
Daniel Sanders68c37472014-07-21 13:30:55 +000016#include "MipsELFStreamer.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000017#include "MipsMCTargetDesc.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000018#include "MipsTargetObjectFile.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000019#include "llvm/MC/MCContext.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000020#include "llvm/MC/MCSectionELF.h"
Rafael Espindolacb1953f2014-01-26 06:57:13 +000021#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola95fb9b92015-06-02 20:38:46 +000022#include "llvm/MC/MCSymbolELF.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000023#include "llvm/Support/ELF.h"
Jack Carter86ac5c12013-11-18 23:55:27 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/FormattedStream.h"
26
27using namespace llvm;
28
Vladimir Medicfb8a2a92014-07-08 08:59:22 +000029MipsTargetStreamer::MipsTargetStreamer(MCStreamer &S)
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000030 : MCTargetStreamer(S), ModuleDirectiveAllowed(true) {
Daniel Sandersd97a6342014-08-13 10:07:34 +000031 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
32}
Rafael Espindola60890b82014-06-23 19:43:40 +000033void MipsTargetStreamer::emitDirectiveSetMicroMips() {}
34void MipsTargetStreamer::emitDirectiveSetNoMicroMips() {}
35void MipsTargetStreamer::emitDirectiveSetMips16() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000036void MipsTargetStreamer::emitDirectiveSetNoMips16() { forbidModuleDirective(); }
37void MipsTargetStreamer::emitDirectiveSetReorder() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000038void MipsTargetStreamer::emitDirectiveSetNoReorder() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000039void MipsTargetStreamer::emitDirectiveSetMacro() { forbidModuleDirective(); }
40void MipsTargetStreamer::emitDirectiveSetNoMacro() { forbidModuleDirective(); }
41void MipsTargetStreamer::emitDirectiveSetMsa() { forbidModuleDirective(); }
42void MipsTargetStreamer::emitDirectiveSetNoMsa() { forbidModuleDirective(); }
43void MipsTargetStreamer::emitDirectiveSetAt() { forbidModuleDirective(); }
Toma Tabacu16a74492015-02-13 10:30:57 +000044void MipsTargetStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
45 forbidModuleDirective();
46}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000047void MipsTargetStreamer::emitDirectiveSetNoAt() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000048void MipsTargetStreamer::emitDirectiveEnd(StringRef Name) {}
49void MipsTargetStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {}
50void MipsTargetStreamer::emitDirectiveAbiCalls() {}
51void MipsTargetStreamer::emitDirectiveNaN2008() {}
52void MipsTargetStreamer::emitDirectiveNaNLegacy() {}
53void MipsTargetStreamer::emitDirectiveOptionPic0() {}
54void MipsTargetStreamer::emitDirectiveOptionPic2() {}
Toma Tabacu9ca50962015-04-16 09:53:47 +000055void MipsTargetStreamer::emitDirectiveInsn() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000056void MipsTargetStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
57 unsigned ReturnReg) {}
58void MipsTargetStreamer::emitMask(unsigned CPUBitmask, int CPUTopSavedRegOff) {}
59void MipsTargetStreamer::emitFMask(unsigned FPUBitmask, int FPUTopSavedRegOff) {
60}
Toma Tabacu85618b32014-08-19 14:22:52 +000061void MipsTargetStreamer::emitDirectiveSetArch(StringRef Arch) {
62 forbidModuleDirective();
63}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000064void MipsTargetStreamer::emitDirectiveSetMips0() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000065void MipsTargetStreamer::emitDirectiveSetMips1() { forbidModuleDirective(); }
66void MipsTargetStreamer::emitDirectiveSetMips2() { forbidModuleDirective(); }
67void MipsTargetStreamer::emitDirectiveSetMips3() { forbidModuleDirective(); }
68void MipsTargetStreamer::emitDirectiveSetMips4() { forbidModuleDirective(); }
69void MipsTargetStreamer::emitDirectiveSetMips5() { forbidModuleDirective(); }
70void MipsTargetStreamer::emitDirectiveSetMips32() { forbidModuleDirective(); }
71void MipsTargetStreamer::emitDirectiveSetMips32R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000072void MipsTargetStreamer::emitDirectiveSetMips32R3() { forbidModuleDirective(); }
73void MipsTargetStreamer::emitDirectiveSetMips32R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000074void MipsTargetStreamer::emitDirectiveSetMips32R6() { forbidModuleDirective(); }
75void MipsTargetStreamer::emitDirectiveSetMips64() { forbidModuleDirective(); }
76void MipsTargetStreamer::emitDirectiveSetMips64R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000077void MipsTargetStreamer::emitDirectiveSetMips64R3() { forbidModuleDirective(); }
78void MipsTargetStreamer::emitDirectiveSetMips64R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000079void MipsTargetStreamer::emitDirectiveSetMips64R6() { forbidModuleDirective(); }
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000080void MipsTargetStreamer::emitDirectiveSetPop() { forbidModuleDirective(); }
81void MipsTargetStreamer::emitDirectiveSetPush() { forbidModuleDirective(); }
Toma Tabacu29696502015-06-02 09:48:04 +000082void MipsTargetStreamer::emitDirectiveSetSoftFloat() {
83 forbidModuleDirective();
84}
85void MipsTargetStreamer::emitDirectiveSetHardFloat() {
86 forbidModuleDirective();
87}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000088void MipsTargetStreamer::emitDirectiveSetDsp() { forbidModuleDirective(); }
Toma Tabacu351b2fe2014-09-17 09:01:54 +000089void MipsTargetStreamer::emitDirectiveSetNoDsp() { forbidModuleDirective(); }
Toma Tabacuc4c202a2014-10-01 14:53:19 +000090void MipsTargetStreamer::emitDirectiveCpLoad(unsigned RegNo) {}
Daniel Sandersc6924fa2016-04-18 12:06:15 +000091void MipsTargetStreamer::emitDirectiveCpRestore(int Offset) {
Daniel Sanderse2982ad2015-09-17 16:08:39 +000092 forbidModuleDirective();
93}
Rafael Espindola60890b82014-06-23 19:43:40 +000094void MipsTargetStreamer::emitDirectiveCpsetup(unsigned RegNo, int RegOrOffset,
95 const MCSymbol &Sym, bool IsReg) {
96}
Daniel Sandersf173dda2015-09-22 10:50:09 +000097void MipsTargetStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
98 bool SaveLocationIsRegister) {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +000099
Toma Tabacua64e5402015-06-25 12:44:38 +0000100void MipsTargetStreamer::emitDirectiveModuleFP() {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000101
Toma Tabacu3c499582015-06-25 10:56:57 +0000102void MipsTargetStreamer::emitDirectiveModuleOddSPReg() {
103 if (!ABIFlagsSection.OddSPReg && !ABIFlagsSection.Is32BitABI)
Daniel Sanders7e527422014-07-10 13:38:23 +0000104 report_fatal_error("+nooddspreg is only valid for O32");
105}
Toma Tabacu0f093132015-06-30 13:46:03 +0000106void MipsTargetStreamer::emitDirectiveModuleSoftFloat() {}
107void MipsTargetStreamer::emitDirectiveModuleHardFloat() {}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000108void MipsTargetStreamer::emitDirectiveSetFp(
109 MipsABIFlagsSection::FpABIKind Value) {
110 forbidModuleDirective();
111}
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000112void MipsTargetStreamer::emitDirectiveSetOddSPReg() { forbidModuleDirective(); }
113void MipsTargetStreamer::emitDirectiveSetNoOddSPReg() {
114 forbidModuleDirective();
115}
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000116
Daniel Sandersa736b372016-04-29 13:33:12 +0000117void MipsTargetStreamer::emitR(unsigned Opcode, unsigned Reg0, SMLoc IDLoc,
118 const MCSubtargetInfo *STI) {
119 MCInst TmpInst;
120 TmpInst.setOpcode(Opcode);
121 TmpInst.addOperand(MCOperand::createReg(Reg0));
122 TmpInst.setLoc(IDLoc);
123 getStreamer().EmitInstruction(TmpInst, *STI);
124}
125
126void MipsTargetStreamer::emitRX(unsigned Opcode, unsigned Reg0, MCOperand Op1,
127 SMLoc IDLoc, const MCSubtargetInfo *STI) {
128 MCInst TmpInst;
129 TmpInst.setOpcode(Opcode);
130 TmpInst.addOperand(MCOperand::createReg(Reg0));
131 TmpInst.addOperand(Op1);
132 TmpInst.setLoc(IDLoc);
133 getStreamer().EmitInstruction(TmpInst, *STI);
134}
135
136void MipsTargetStreamer::emitRI(unsigned Opcode, unsigned Reg0, int32_t Imm,
137 SMLoc IDLoc, const MCSubtargetInfo *STI) {
138 emitRX(Opcode, Reg0, MCOperand::createImm(Imm), IDLoc, STI);
139}
140
141void MipsTargetStreamer::emitRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
142 SMLoc IDLoc, const MCSubtargetInfo *STI) {
143 emitRX(Opcode, Reg0, MCOperand::createReg(Reg1), IDLoc, STI);
144}
145
146void MipsTargetStreamer::emitII(unsigned Opcode, int16_t Imm1, int16_t Imm2,
147 SMLoc IDLoc, const MCSubtargetInfo *STI) {
148 MCInst TmpInst;
149 TmpInst.setOpcode(Opcode);
150 TmpInst.addOperand(MCOperand::createImm(Imm1));
151 TmpInst.addOperand(MCOperand::createImm(Imm2));
152 TmpInst.setLoc(IDLoc);
153 getStreamer().EmitInstruction(TmpInst, *STI);
154}
155
156void MipsTargetStreamer::emitRRX(unsigned Opcode, unsigned Reg0, unsigned Reg1,
157 MCOperand Op2, SMLoc IDLoc,
158 const MCSubtargetInfo *STI) {
159 MCInst TmpInst;
160 TmpInst.setOpcode(Opcode);
161 TmpInst.addOperand(MCOperand::createReg(Reg0));
162 TmpInst.addOperand(MCOperand::createReg(Reg1));
163 TmpInst.addOperand(Op2);
164 TmpInst.setLoc(IDLoc);
165 getStreamer().EmitInstruction(TmpInst, *STI);
166}
167
168void MipsTargetStreamer::emitRRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
169 unsigned Reg2, SMLoc IDLoc,
170 const MCSubtargetInfo *STI) {
171 emitRRX(Opcode, Reg0, Reg1, MCOperand::createReg(Reg2), IDLoc, STI);
172}
173
174void MipsTargetStreamer::emitRRI(unsigned Opcode, unsigned Reg0, unsigned Reg1,
175 int16_t Imm, SMLoc IDLoc,
176 const MCSubtargetInfo *STI) {
177 emitRRX(Opcode, Reg0, Reg1, MCOperand::createImm(Imm), IDLoc, STI);
178}
179
180void MipsTargetStreamer::emitAddu(unsigned DstReg, unsigned SrcReg,
181 unsigned TrgReg, bool Is64Bit,
182 const MCSubtargetInfo *STI) {
183 emitRRR(Is64Bit ? Mips::DADDu : Mips::ADDu, DstReg, SrcReg, TrgReg, SMLoc(),
184 STI);
185}
186
187void MipsTargetStreamer::emitDSLL(unsigned DstReg, unsigned SrcReg,
188 int16_t ShiftAmount, SMLoc IDLoc,
189 const MCSubtargetInfo *STI) {
190 if (ShiftAmount >= 32) {
191 emitRRI(Mips::DSLL32, DstReg, SrcReg, ShiftAmount - 32, IDLoc, STI);
192 return;
193 }
194
195 emitRRI(Mips::DSLL, DstReg, SrcReg, ShiftAmount, IDLoc, STI);
196}
197
198void MipsTargetStreamer::emitEmptyDelaySlot(bool hasShortDelaySlot, SMLoc IDLoc,
199 const MCSubtargetInfo *STI) {
200 if (hasShortDelaySlot)
201 emitRR(Mips::MOVE16_MM, Mips::ZERO, Mips::ZERO, IDLoc, STI);
202 else
203 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
204}
205
206void MipsTargetStreamer::emitNop(SMLoc IDLoc, const MCSubtargetInfo *STI) {
207 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
208}
209
Daniel Sandersfba875f2016-04-29 13:43:45 +0000210/// Emit a store instruction with an immediate offset. The immediate is
211/// expected to be out-of-range for a simm16 and will be expanded to
212/// appropriate instructions.
213void MipsTargetStreamer::emitStoreWithImmOffset(
214 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, int64_t Offset,
215 unsigned ATReg, SMLoc IDLoc, const MCSubtargetInfo *STI) {
216 // sw $8, offset($8) => lui $at, %hi(offset)
217 // add $at, $at, $8
218 // sw $8, %lo(offset)($at)
219
220 unsigned LoOffset = Offset & 0x0000ffff;
221 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
222
223 // If msb of LoOffset is 1(negative number) we must increment HiOffset
224 // to account for the sign-extension of the low part.
225 if (LoOffset & 0x8000)
226 HiOffset++;
227
228 // Generate the base address in ATReg.
229 emitRI(Mips::LUi, ATReg, HiOffset, IDLoc, STI);
230 if (BaseReg != Mips::ZERO)
231 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
232 // Emit the store with the adjusted base and offset.
233 emitRRI(Opcode, SrcReg, ATReg, LoOffset, IDLoc, STI);
234}
235
236/// Emit a store instruction with an symbol offset. Symbols are assumed to be
237/// out of range for a simm16 will be expanded to appropriate instructions.
238void MipsTargetStreamer::emitStoreWithSymOffset(
239 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, MCOperand &HiOperand,
240 MCOperand &LoOperand, unsigned ATReg, SMLoc IDLoc,
241 const MCSubtargetInfo *STI) {
242 // sw $8, sym => lui $at, %hi(sym)
243 // sw $8, %lo(sym)($at)
244
245 // Generate the base address in ATReg.
246 emitRX(Mips::LUi, ATReg, HiOperand, IDLoc, STI);
247 if (BaseReg != Mips::ZERO)
248 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
249 // Emit the store with the adjusted base and offset.
250 emitRRX(Opcode, SrcReg, ATReg, LoOperand, IDLoc, STI);
251}
252
253/// Emit a load instruction with an immediate offset. The immediate is expected
254/// to be out-of-range for a simm16 and will be expanded to appropriate
255/// instructions. DstReg and TmpReg are permitted to be the same register iff
256/// DstReg is distinct from BaseReg and DstReg is a GPR. It is the callers
257/// responsibility to identify such cases and pass the appropriate register in
258/// TmpReg.
259void MipsTargetStreamer::emitLoadWithImmOffset(unsigned Opcode, unsigned DstReg,
260 unsigned BaseReg, int64_t Offset,
261 unsigned TmpReg, SMLoc IDLoc,
262 const MCSubtargetInfo *STI) {
263 // 1) lw $8, offset($9) => lui $8, %hi(offset)
264 // add $8, $8, $9
265 // lw $8, %lo(offset)($9)
266 // 2) lw $8, offset($8) => lui $at, %hi(offset)
267 // add $at, $at, $8
268 // lw $8, %lo(offset)($at)
269
270 unsigned LoOffset = Offset & 0x0000ffff;
271 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
272
273 // If msb of LoOffset is 1(negative number) we must increment HiOffset
274 // to account for the sign-extension of the low part.
275 if (LoOffset & 0x8000)
276 HiOffset++;
277
278 // Generate the base address in TmpReg.
279 emitRI(Mips::LUi, TmpReg, HiOffset, IDLoc, STI);
280 if (BaseReg != Mips::ZERO)
281 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
282 // Emit the load with the adjusted base and offset.
283 emitRRI(Opcode, DstReg, TmpReg, LoOffset, IDLoc, STI);
284}
285
286/// Emit a load instruction with an symbol offset. Symbols are assumed to be
287/// out of range for a simm16 will be expanded to appropriate instructions.
288/// DstReg and TmpReg are permitted to be the same register iff DstReg is a
289/// GPR. It is the callers responsibility to identify such cases and pass the
290/// appropriate register in TmpReg.
291void MipsTargetStreamer::emitLoadWithSymOffset(unsigned Opcode, unsigned DstReg,
292 unsigned BaseReg,
293 MCOperand &HiOperand,
294 MCOperand &LoOperand,
295 unsigned TmpReg, SMLoc IDLoc,
296 const MCSubtargetInfo *STI) {
297 // 1) lw $8, sym => lui $8, %hi(sym)
298 // lw $8, %lo(sym)($8)
299 // 2) ldc1 $f0, sym => lui $at, %hi(sym)
300 // ldc1 $f0, %lo(sym)($at)
301
302 // Generate the base address in TmpReg.
303 emitRX(Mips::LUi, TmpReg, HiOperand, IDLoc, STI);
304 if (BaseReg != Mips::ZERO)
305 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
306 // Emit the load with the adjusted base and offset.
307 emitRRX(Opcode, DstReg, TmpReg, LoOperand, IDLoc, STI);
308}
309
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000310MipsTargetAsmStreamer::MipsTargetAsmStreamer(MCStreamer &S,
311 formatted_raw_ostream &OS)
312 : MipsTargetStreamer(S), OS(OS) {}
Jack Carter6ef6cc52013-11-19 20:53:28 +0000313
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000314void MipsTargetAsmStreamer::emitDirectiveSetMicroMips() {
315 OS << "\t.set\tmicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000316 forbidModuleDirective();
Jack Carter6ef6cc52013-11-19 20:53:28 +0000317}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000318
319void MipsTargetAsmStreamer::emitDirectiveSetNoMicroMips() {
320 OS << "\t.set\tnomicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000321 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000322}
323
Rafael Espindola6633d572014-01-14 18:57:12 +0000324void MipsTargetAsmStreamer::emitDirectiveSetMips16() {
325 OS << "\t.set\tmips16\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000326 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000327}
328
329void MipsTargetAsmStreamer::emitDirectiveSetNoMips16() {
330 OS << "\t.set\tnomips16\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000331 MipsTargetStreamer::emitDirectiveSetNoMips16();
Rafael Espindola6633d572014-01-14 18:57:12 +0000332}
333
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000334void MipsTargetAsmStreamer::emitDirectiveSetReorder() {
335 OS << "\t.set\treorder\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000336 MipsTargetStreamer::emitDirectiveSetReorder();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000337}
338
339void MipsTargetAsmStreamer::emitDirectiveSetNoReorder() {
340 OS << "\t.set\tnoreorder\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000341 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000342}
343
344void MipsTargetAsmStreamer::emitDirectiveSetMacro() {
345 OS << "\t.set\tmacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000346 MipsTargetStreamer::emitDirectiveSetMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000347}
348
349void MipsTargetAsmStreamer::emitDirectiveSetNoMacro() {
350 OS << "\t.set\tnomacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000351 MipsTargetStreamer::emitDirectiveSetNoMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000352}
353
Daniel Sanders44934432014-08-07 12:03:36 +0000354void MipsTargetAsmStreamer::emitDirectiveSetMsa() {
355 OS << "\t.set\tmsa\n";
356 MipsTargetStreamer::emitDirectiveSetMsa();
357}
358
359void MipsTargetAsmStreamer::emitDirectiveSetNoMsa() {
360 OS << "\t.set\tnomsa\n";
361 MipsTargetStreamer::emitDirectiveSetNoMsa();
362}
363
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000364void MipsTargetAsmStreamer::emitDirectiveSetAt() {
365 OS << "\t.set\tat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000366 MipsTargetStreamer::emitDirectiveSetAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000367}
368
Toma Tabacu16a74492015-02-13 10:30:57 +0000369void MipsTargetAsmStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
370 OS << "\t.set\tat=$" << Twine(RegNo) << "\n";
371 MipsTargetStreamer::emitDirectiveSetAtWithArg(RegNo);
372}
373
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000374void MipsTargetAsmStreamer::emitDirectiveSetNoAt() {
375 OS << "\t.set\tnoat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000376 MipsTargetStreamer::emitDirectiveSetNoAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000377}
378
379void MipsTargetAsmStreamer::emitDirectiveEnd(StringRef Name) {
380 OS << "\t.end\t" << Name << '\n';
381}
382
Rafael Espindola6633d572014-01-14 18:57:12 +0000383void MipsTargetAsmStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
384 OS << "\t.ent\t" << Symbol.getName() << '\n';
385}
386
Jack Carter0cd3c192014-01-06 23:27:31 +0000387void MipsTargetAsmStreamer::emitDirectiveAbiCalls() { OS << "\t.abicalls\n"; }
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000388
389void MipsTargetAsmStreamer::emitDirectiveNaN2008() { OS << "\t.nan\t2008\n"; }
390
391void MipsTargetAsmStreamer::emitDirectiveNaNLegacy() {
392 OS << "\t.nan\tlegacy\n";
393}
394
Jack Carter0cd3c192014-01-06 23:27:31 +0000395void MipsTargetAsmStreamer::emitDirectiveOptionPic0() {
396 OS << "\t.option\tpic0\n";
397}
398
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000399void MipsTargetAsmStreamer::emitDirectiveOptionPic2() {
400 OS << "\t.option\tpic2\n";
401}
402
Toma Tabacu9ca50962015-04-16 09:53:47 +0000403void MipsTargetAsmStreamer::emitDirectiveInsn() {
404 MipsTargetStreamer::emitDirectiveInsn();
405 OS << "\t.insn\n";
406}
407
Rafael Espindola054234f2014-01-27 03:53:56 +0000408void MipsTargetAsmStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
409 unsigned ReturnReg) {
410 OS << "\t.frame\t$"
411 << StringRef(MipsInstPrinter::getRegisterName(StackReg)).lower() << ","
412 << StackSize << ",$"
Rafael Espindola25fa2912014-01-27 04:33:11 +0000413 << StringRef(MipsInstPrinter::getRegisterName(ReturnReg)).lower() << '\n';
414}
415
Toma Tabacu85618b32014-08-19 14:22:52 +0000416void MipsTargetAsmStreamer::emitDirectiveSetArch(StringRef Arch) {
417 OS << "\t.set arch=" << Arch << "\n";
418 MipsTargetStreamer::emitDirectiveSetArch(Arch);
419}
420
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000421void MipsTargetAsmStreamer::emitDirectiveSetMips0() {
422 OS << "\t.set\tmips0\n";
423 MipsTargetStreamer::emitDirectiveSetMips0();
424}
Toma Tabacu26647792014-09-09 12:52:14 +0000425
Daniel Sandersf0df2212014-08-04 12:20:00 +0000426void MipsTargetAsmStreamer::emitDirectiveSetMips1() {
427 OS << "\t.set\tmips1\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000428 MipsTargetStreamer::emitDirectiveSetMips1();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000429}
430
431void MipsTargetAsmStreamer::emitDirectiveSetMips2() {
432 OS << "\t.set\tmips2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000433 MipsTargetStreamer::emitDirectiveSetMips2();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000434}
435
436void MipsTargetAsmStreamer::emitDirectiveSetMips3() {
437 OS << "\t.set\tmips3\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000438 MipsTargetStreamer::emitDirectiveSetMips3();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000439}
440
441void MipsTargetAsmStreamer::emitDirectiveSetMips4() {
442 OS << "\t.set\tmips4\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000443 MipsTargetStreamer::emitDirectiveSetMips4();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000444}
445
446void MipsTargetAsmStreamer::emitDirectiveSetMips5() {
447 OS << "\t.set\tmips5\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000448 MipsTargetStreamer::emitDirectiveSetMips5();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000449}
450
451void MipsTargetAsmStreamer::emitDirectiveSetMips32() {
452 OS << "\t.set\tmips32\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000453 MipsTargetStreamer::emitDirectiveSetMips32();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000454}
455
Vladimir Medic615b26e2014-03-04 09:54:09 +0000456void MipsTargetAsmStreamer::emitDirectiveSetMips32R2() {
457 OS << "\t.set\tmips32r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000458 MipsTargetStreamer::emitDirectiveSetMips32R2();
Vladimir Medic615b26e2014-03-04 09:54:09 +0000459}
460
Daniel Sanders17793142015-02-18 16:24:50 +0000461void MipsTargetAsmStreamer::emitDirectiveSetMips32R3() {
462 OS << "\t.set\tmips32r3\n";
463 MipsTargetStreamer::emitDirectiveSetMips32R3();
464}
465
466void MipsTargetAsmStreamer::emitDirectiveSetMips32R5() {
467 OS << "\t.set\tmips32r5\n";
468 MipsTargetStreamer::emitDirectiveSetMips32R5();
469}
470
Daniel Sandersf0df2212014-08-04 12:20:00 +0000471void MipsTargetAsmStreamer::emitDirectiveSetMips32R6() {
472 OS << "\t.set\tmips32r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000473 MipsTargetStreamer::emitDirectiveSetMips32R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000474}
475
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000476void MipsTargetAsmStreamer::emitDirectiveSetMips64() {
477 OS << "\t.set\tmips64\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000478 MipsTargetStreamer::emitDirectiveSetMips64();
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000479}
480
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000481void MipsTargetAsmStreamer::emitDirectiveSetMips64R2() {
482 OS << "\t.set\tmips64r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000483 MipsTargetStreamer::emitDirectiveSetMips64R2();
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000484}
485
Daniel Sanders17793142015-02-18 16:24:50 +0000486void MipsTargetAsmStreamer::emitDirectiveSetMips64R3() {
487 OS << "\t.set\tmips64r3\n";
488 MipsTargetStreamer::emitDirectiveSetMips64R3();
489}
490
491void MipsTargetAsmStreamer::emitDirectiveSetMips64R5() {
492 OS << "\t.set\tmips64r5\n";
493 MipsTargetStreamer::emitDirectiveSetMips64R5();
494}
495
Daniel Sandersf0df2212014-08-04 12:20:00 +0000496void MipsTargetAsmStreamer::emitDirectiveSetMips64R6() {
497 OS << "\t.set\tmips64r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000498 MipsTargetStreamer::emitDirectiveSetMips64R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000499}
500
Vladimir Medic27c398e2014-03-05 11:05:09 +0000501void MipsTargetAsmStreamer::emitDirectiveSetDsp() {
502 OS << "\t.set\tdsp\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000503 MipsTargetStreamer::emitDirectiveSetDsp();
Vladimir Medic27c398e2014-03-05 11:05:09 +0000504}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000505
Toma Tabacu351b2fe2014-09-17 09:01:54 +0000506void MipsTargetAsmStreamer::emitDirectiveSetNoDsp() {
507 OS << "\t.set\tnodsp\n";
508 MipsTargetStreamer::emitDirectiveSetNoDsp();
509}
510
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000511void MipsTargetAsmStreamer::emitDirectiveSetPop() {
512 OS << "\t.set\tpop\n";
513 MipsTargetStreamer::emitDirectiveSetPop();
514}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000515
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000516void MipsTargetAsmStreamer::emitDirectiveSetPush() {
517 OS << "\t.set\tpush\n";
518 MipsTargetStreamer::emitDirectiveSetPush();
519}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000520
Toma Tabacu29696502015-06-02 09:48:04 +0000521void MipsTargetAsmStreamer::emitDirectiveSetSoftFloat() {
522 OS << "\t.set\tsoftfloat\n";
523 MipsTargetStreamer::emitDirectiveSetSoftFloat();
524}
525
526void MipsTargetAsmStreamer::emitDirectiveSetHardFloat() {
527 OS << "\t.set\thardfloat\n";
528 MipsTargetStreamer::emitDirectiveSetHardFloat();
529}
530
Rafael Espindola25fa2912014-01-27 04:33:11 +0000531// Print a 32 bit hex number with all numbers.
532static void printHex32(unsigned Value, raw_ostream &OS) {
533 OS << "0x";
534 for (int i = 7; i >= 0; i--)
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000535 OS.write_hex((Value & (0xF << (i * 4))) >> (i * 4));
Rafael Espindola25fa2912014-01-27 04:33:11 +0000536}
537
538void MipsTargetAsmStreamer::emitMask(unsigned CPUBitmask,
539 int CPUTopSavedRegOff) {
540 OS << "\t.mask \t";
541 printHex32(CPUBitmask, OS);
542 OS << ',' << CPUTopSavedRegOff << '\n';
543}
544
545void MipsTargetAsmStreamer::emitFMask(unsigned FPUBitmask,
546 int FPUTopSavedRegOff) {
547 OS << "\t.fmask\t";
548 printHex32(FPUBitmask, OS);
549 OS << "," << FPUTopSavedRegOff << '\n';
Rafael Espindola054234f2014-01-27 03:53:56 +0000550}
551
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000552void MipsTargetAsmStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000553 OS << "\t.cpload\t$"
554 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << "\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000555 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000556}
557
Daniel Sandersc6924fa2016-04-18 12:06:15 +0000558void MipsTargetAsmStreamer::emitDirectiveCpRestore(int Offset) {
559 MipsTargetStreamer::emitDirectiveCpRestore(Offset);
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000560 OS << "\t.cprestore\t" << Offset << "\n";
561}
562
Matheus Almeidad92a3fa2014-05-01 10:24:46 +0000563void MipsTargetAsmStreamer::emitDirectiveCpsetup(unsigned RegNo,
564 int RegOrOffset,
565 const MCSymbol &Sym,
566 bool IsReg) {
567 OS << "\t.cpsetup\t$"
568 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << ", ";
569
570 if (IsReg)
571 OS << "$"
572 << StringRef(MipsInstPrinter::getRegisterName(RegOrOffset)).lower();
573 else
574 OS << RegOrOffset;
575
576 OS << ", ";
577
Daniel Sanders5d796282015-09-21 09:26:55 +0000578 OS << Sym.getName();
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000579 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000580}
581
Daniel Sandersf173dda2015-09-22 10:50:09 +0000582void MipsTargetAsmStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
583 bool SaveLocationIsRegister) {
584 OS << "\t.cpreturn";
585 forbidModuleDirective();
586}
587
Toma Tabacua64e5402015-06-25 12:44:38 +0000588void MipsTargetAsmStreamer::emitDirectiveModuleFP() {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000589 OS << "\t.module\tfp=";
Toma Tabacua64e5402015-06-25 12:44:38 +0000590 OS << ABIFlagsSection.getFpABIString(ABIFlagsSection.getFpABI()) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000591}
592
Daniel Sanders7e527422014-07-10 13:38:23 +0000593void MipsTargetAsmStreamer::emitDirectiveSetFp(
594 MipsABIFlagsSection::FpABIKind Value) {
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000595 MipsTargetStreamer::emitDirectiveSetFp(Value);
596
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000597 OS << "\t.set\tfp=";
Daniel Sanders7e527422014-07-10 13:38:23 +0000598 OS << ABIFlagsSection.getFpABIString(Value) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000599}
600
Toma Tabacu3c499582015-06-25 10:56:57 +0000601void MipsTargetAsmStreamer::emitDirectiveModuleOddSPReg() {
602 MipsTargetStreamer::emitDirectiveModuleOddSPReg();
Daniel Sanders7e527422014-07-10 13:38:23 +0000603
Toma Tabacu3c499582015-06-25 10:56:57 +0000604 OS << "\t.module\t" << (ABIFlagsSection.OddSPReg ? "" : "no") << "oddspreg\n";
Daniel Sanders7e527422014-07-10 13:38:23 +0000605}
606
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000607void MipsTargetAsmStreamer::emitDirectiveSetOddSPReg() {
608 MipsTargetStreamer::emitDirectiveSetOddSPReg();
609 OS << "\t.set\toddspreg\n";
610}
611
612void MipsTargetAsmStreamer::emitDirectiveSetNoOddSPReg() {
613 MipsTargetStreamer::emitDirectiveSetNoOddSPReg();
614 OS << "\t.set\tnooddspreg\n";
615}
616
Toma Tabacu0f093132015-06-30 13:46:03 +0000617void MipsTargetAsmStreamer::emitDirectiveModuleSoftFloat() {
618 OS << "\t.module\tsoftfloat\n";
619}
620
621void MipsTargetAsmStreamer::emitDirectiveModuleHardFloat() {
622 OS << "\t.module\thardfloat\n";
623}
624
Jack Carter0cd3c192014-01-06 23:27:31 +0000625// This part is for ELF object output.
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000626MipsTargetELFStreamer::MipsTargetELFStreamer(MCStreamer &S,
627 const MCSubtargetInfo &STI)
Rafael Espindola972e71a2014-01-31 23:10:26 +0000628 : MipsTargetStreamer(S), MicroMipsEnabled(false), STI(STI) {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000629 MCAssembler &MCA = getStreamer().getAssembler();
Simon Atanasyanc99ce682015-03-24 12:24:56 +0000630 Pic = MCA.getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000631
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000632 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000633
634 // Set the header flags that we can in the constructor.
635 // FIXME: This is a fairly terrible hack. We set the rest
636 // of these in the destructor. The problem here is two-fold:
637 //
638 // a: Some of the eflags can be set/reset by directives.
639 // b: There aren't any usage paths that initialize the ABI
640 // pointer until after we initialize either an assembler
641 // or the target machine.
642 // We can fix this by making the target streamer construct
643 // the ABI, but this is fraught with wide ranging dependency
644 // issues as well.
645 unsigned EFlags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000646
647 // Architecture
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000648 if (Features[Mips::FeatureMips64r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000649 EFlags |= ELF::EF_MIPS_ARCH_64R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000650 else if (Features[Mips::FeatureMips64r2] ||
651 Features[Mips::FeatureMips64r3] ||
652 Features[Mips::FeatureMips64r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000653 EFlags |= ELF::EF_MIPS_ARCH_64R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000654 else if (Features[Mips::FeatureMips64])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000655 EFlags |= ELF::EF_MIPS_ARCH_64;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000656 else if (Features[Mips::FeatureMips5])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000657 EFlags |= ELF::EF_MIPS_ARCH_5;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000658 else if (Features[Mips::FeatureMips4])
Daniel Sandersf7b32292014-04-03 12:13:36 +0000659 EFlags |= ELF::EF_MIPS_ARCH_4;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000660 else if (Features[Mips::FeatureMips3])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000661 EFlags |= ELF::EF_MIPS_ARCH_3;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000662 else if (Features[Mips::FeatureMips32r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000663 EFlags |= ELF::EF_MIPS_ARCH_32R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000664 else if (Features[Mips::FeatureMips32r2] ||
665 Features[Mips::FeatureMips32r3] ||
666 Features[Mips::FeatureMips32r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000667 EFlags |= ELF::EF_MIPS_ARCH_32R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000668 else if (Features[Mips::FeatureMips32])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000669 EFlags |= ELF::EF_MIPS_ARCH_32;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000670 else if (Features[Mips::FeatureMips2])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000671 EFlags |= ELF::EF_MIPS_ARCH_2;
672 else
673 EFlags |= ELF::EF_MIPS_ARCH_1;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000674
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000675 // Other options.
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000676 if (Features[Mips::FeatureNaN2008])
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000677 EFlags |= ELF::EF_MIPS_NAN2008;
678
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000679 // -mabicalls and -mplt are not implemented but we should act as if they were
680 // given.
681 EFlags |= ELF::EF_MIPS_CPIC;
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000682
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000683 MCA.setELFHeaderEFlags(EFlags);
684}
Jack Carter86ac5c12013-11-18 23:55:27 +0000685
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000686void MipsTargetELFStreamer::emitLabel(MCSymbol *S) {
687 auto *Symbol = cast<MCSymbolELF>(S);
Rafael Espindola26e917c2014-01-15 03:07:12 +0000688 if (!isMicroMipsEnabled())
689 return;
Rafael Espindolac73aed12015-06-03 19:03:11 +0000690 getStreamer().getAssembler().registerSymbol(*Symbol);
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000691 uint8_t Type = Symbol->getType();
Rafael Espindola26e917c2014-01-15 03:07:12 +0000692 if (Type != ELF::STT_FUNC)
693 return;
694
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000695 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000696}
697
Rafael Espindola972e71a2014-01-31 23:10:26 +0000698void MipsTargetELFStreamer::finish() {
699 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders68c37472014-07-21 13:30:55 +0000700 const MCObjectFileInfo &OFI = *MCA.getContext().getObjectFileInfo();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000701
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000702 // .bss, .text and .data are always at least 16-byte aligned.
Rafael Espindola967d6a62015-05-21 21:02:35 +0000703 MCSection &TextSection = *OFI.getTextSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000704 MCA.registerSection(TextSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000705 MCSection &DataSection = *OFI.getDataSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000706 MCA.registerSection(DataSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000707 MCSection &BSSSection = *OFI.getBSSSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000708 MCA.registerSection(BSSSection);
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000709
Rafael Espindola967d6a62015-05-21 21:02:35 +0000710 TextSection.setAlignment(std::max(16u, TextSection.getAlignment()));
711 DataSection.setAlignment(std::max(16u, DataSection.getAlignment()));
712 BSSSection.setAlignment(std::max(16u, BSSSection.getAlignment()));
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000713
Daniel Sanders9db710a2016-04-29 12:44:07 +0000714 // Make sections sizes a multiple of the alignment.
715 MCStreamer &OS = getStreamer();
716 for (MCSection &S : MCA) {
717 MCSectionELF &Section = static_cast<MCSectionELF &>(S);
718
719 unsigned Alignment = Section.getAlignment();
720 if (Alignment) {
721 OS.SwitchSection(&Section);
722 if (Section.UseCodeAlign())
723 OS.EmitCodeAlignment(Alignment, Alignment);
724 else
725 OS.EmitValueToAlignment(Alignment, 0, 1, Alignment);
726 }
727 }
728
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000729 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000730
731 // Update e_header flags. See the FIXME and comment above in
732 // the constructor for a full rundown on this.
733 unsigned EFlags = MCA.getELFHeaderEFlags();
734
735 // ABI
736 // N64 does not require any ABI bits.
737 if (getABI().IsO32())
738 EFlags |= ELF::EF_MIPS_ABI_O32;
739 else if (getABI().IsN32())
740 EFlags |= ELF::EF_MIPS_ABI2;
741
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000742 if (Features[Mips::FeatureGP64Bit]) {
Eric Christophera5762812015-01-26 17:33:46 +0000743 if (getABI().IsO32())
744 EFlags |= ELF::EF_MIPS_32BITMODE; /* Compatibility Mode */
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000745 } else if (Features[Mips::FeatureMips64r2] || Features[Mips::FeatureMips64])
Eric Christophera5762812015-01-26 17:33:46 +0000746 EFlags |= ELF::EF_MIPS_32BITMODE;
747
748 // If we've set the cpic eflag and we're n64, go ahead and set the pic
749 // one as well.
750 if (EFlags & ELF::EF_MIPS_CPIC && getABI().IsN64())
751 EFlags |= ELF::EF_MIPS_PIC;
752
753 MCA.setELFHeaderEFlags(EFlags);
754
Daniel Sanders68c37472014-07-21 13:30:55 +0000755 // Emit all the option records.
756 // At the moment we are only emitting .Mips.options (ODK_REGINFO) and
757 // .reginfo.
758 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
759 MEF.EmitMipsOptionRecords();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000760
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000761 emitMipsAbiFlags();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000762}
763
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000764void MipsTargetELFStreamer::emitAssignment(MCSymbol *S, const MCExpr *Value) {
765 auto *Symbol = cast<MCSymbolELF>(S);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000766 // If on rhs is micromips symbol then mark Symbol as microMips.
767 if (Value->getKind() != MCExpr::SymbolRef)
768 return;
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000769 const auto &RhsSym = cast<MCSymbolELF>(
770 static_cast<const MCSymbolRefExpr *>(Value)->getSymbol());
Toma Tabacu2cc44f52015-04-16 13:37:32 +0000771
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000772 if (!(RhsSym.getOther() & ELF::STO_MIPS_MICROMIPS))
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000773 return;
774
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000775 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000776}
777
Jack Carter86ac5c12013-11-18 23:55:27 +0000778MCELFStreamer &MipsTargetELFStreamer::getStreamer() {
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000779 return static_cast<MCELFStreamer &>(Streamer);
Jack Carter86ac5c12013-11-18 23:55:27 +0000780}
781
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000782void MipsTargetELFStreamer::emitDirectiveSetMicroMips() {
783 MicroMipsEnabled = true;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000784
785 MCAssembler &MCA = getStreamer().getAssembler();
786 unsigned Flags = MCA.getELFHeaderEFlags();
787 Flags |= ELF::EF_MIPS_MICROMIPS;
788 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000789 forbidModuleDirective();
Jack Carter86ac5c12013-11-18 23:55:27 +0000790}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000791
792void MipsTargetELFStreamer::emitDirectiveSetNoMicroMips() {
793 MicroMipsEnabled = false;
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000794 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000795}
796
Rafael Espindola6633d572014-01-14 18:57:12 +0000797void MipsTargetELFStreamer::emitDirectiveSetMips16() {
Rafael Espindolae7583752014-01-24 16:13:20 +0000798 MCAssembler &MCA = getStreamer().getAssembler();
799 unsigned Flags = MCA.getELFHeaderEFlags();
800 Flags |= ELF::EF_MIPS_ARCH_ASE_M16;
801 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000802 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000803}
804
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000805void MipsTargetELFStreamer::emitDirectiveSetNoReorder() {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000806 MCAssembler &MCA = getStreamer().getAssembler();
807 unsigned Flags = MCA.getELFHeaderEFlags();
808 Flags |= ELF::EF_MIPS_NOREORDER;
809 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000810 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000811}
812
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000813void MipsTargetELFStreamer::emitDirectiveEnd(StringRef Name) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000814 MCAssembler &MCA = getStreamer().getAssembler();
815 MCContext &Context = MCA.getContext();
816 MCStreamer &OS = getStreamer();
817
Scott Egerton219fae92016-02-17 11:15:16 +0000818 MCSectionELF *Sec = Context.getELFSection(".pdr", ELF::SHT_PROGBITS, 0);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000819
Daniel Sanders2b561332015-11-23 16:08:03 +0000820 MCSymbol *Sym = Context.getOrCreateSymbol(Name);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000821 const MCSymbolRefExpr *ExprRef =
Daniel Sanders2b561332015-11-23 16:08:03 +0000822 MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Context);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000823
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000824 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000825 Sec->setAlignment(4);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000826
827 OS.PushSection();
828
829 OS.SwitchSection(Sec);
830
831 OS.EmitValueImpl(ExprRef, 4);
832
833 OS.EmitIntValue(GPRInfoSet ? GPRBitMask : 0, 4); // reg_mask
834 OS.EmitIntValue(GPRInfoSet ? GPROffset : 0, 4); // reg_offset
835
836 OS.EmitIntValue(FPRInfoSet ? FPRBitMask : 0, 4); // fpreg_mask
837 OS.EmitIntValue(FPRInfoSet ? FPROffset : 0, 4); // fpreg_offset
838
839 OS.EmitIntValue(FrameInfoSet ? FrameOffset : 0, 4); // frame_offset
840 OS.EmitIntValue(FrameInfoSet ? FrameReg : 0, 4); // frame_reg
841 OS.EmitIntValue(FrameInfoSet ? ReturnReg : 0, 4); // return_reg
842
843 // The .end directive marks the end of a procedure. Invalidate
844 // the information gathered up until this point.
845 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
846
847 OS.PopSection();
Daniel Sanders2b561332015-11-23 16:08:03 +0000848
849 // .end also implicitly sets the size.
850 MCSymbol *CurPCSym = Context.createTempSymbol();
851 OS.EmitLabel(CurPCSym);
852 const MCExpr *Size = MCBinaryExpr::createSub(
853 MCSymbolRefExpr::create(CurPCSym, MCSymbolRefExpr::VK_None, Context),
854 ExprRef, Context);
855 int64_t AbsSize;
856 if (!Size->evaluateAsAbsolute(AbsSize, MCA))
857 llvm_unreachable("Function size must be evaluatable as absolute");
858 Size = MCConstantExpr::create(AbsSize, Context);
859 static_cast<MCSymbolELF *>(Sym)->setSize(Size);
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000860}
861
Rafael Espindola6633d572014-01-14 18:57:12 +0000862void MipsTargetELFStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000863 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
Daniel Sanders2b561332015-11-23 16:08:03 +0000864
865 // .ent also acts like an implicit '.type symbol, STT_FUNC'
866 static_cast<const MCSymbolELF &>(Symbol).setType(ELF::STT_FUNC);
Rafael Espindola6633d572014-01-14 18:57:12 +0000867}
868
Jack Carter0cd3c192014-01-06 23:27:31 +0000869void MipsTargetELFStreamer::emitDirectiveAbiCalls() {
870 MCAssembler &MCA = getStreamer().getAssembler();
871 unsigned Flags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000872 Flags |= ELF::EF_MIPS_CPIC | ELF::EF_MIPS_PIC;
Jack Carter0cd3c192014-01-06 23:27:31 +0000873 MCA.setELFHeaderEFlags(Flags);
874}
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000875
876void MipsTargetELFStreamer::emitDirectiveNaN2008() {
877 MCAssembler &MCA = getStreamer().getAssembler();
878 unsigned Flags = MCA.getELFHeaderEFlags();
879 Flags |= ELF::EF_MIPS_NAN2008;
880 MCA.setELFHeaderEFlags(Flags);
881}
882
883void MipsTargetELFStreamer::emitDirectiveNaNLegacy() {
884 MCAssembler &MCA = getStreamer().getAssembler();
885 unsigned Flags = MCA.getELFHeaderEFlags();
886 Flags &= ~ELF::EF_MIPS_NAN2008;
887 MCA.setELFHeaderEFlags(Flags);
888}
889
Jack Carter0cd3c192014-01-06 23:27:31 +0000890void MipsTargetELFStreamer::emitDirectiveOptionPic0() {
891 MCAssembler &MCA = getStreamer().getAssembler();
892 unsigned Flags = MCA.getELFHeaderEFlags();
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000893 // This option overrides other PIC options like -KPIC.
894 Pic = false;
Jack Carter0cd3c192014-01-06 23:27:31 +0000895 Flags &= ~ELF::EF_MIPS_PIC;
896 MCA.setELFHeaderEFlags(Flags);
897}
Rafael Espindola054234f2014-01-27 03:53:56 +0000898
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000899void MipsTargetELFStreamer::emitDirectiveOptionPic2() {
900 MCAssembler &MCA = getStreamer().getAssembler();
901 unsigned Flags = MCA.getELFHeaderEFlags();
902 Pic = true;
903 // NOTE: We are following the GAS behaviour here which means the directive
904 // 'pic2' also sets the CPIC bit in the ELF header. This is different from
905 // what is stated in the SYSV ABI which consider the bits EF_MIPS_PIC and
906 // EF_MIPS_CPIC to be mutually exclusive.
907 Flags |= ELF::EF_MIPS_PIC | ELF::EF_MIPS_CPIC;
908 MCA.setELFHeaderEFlags(Flags);
909}
910
Toma Tabacu9ca50962015-04-16 09:53:47 +0000911void MipsTargetELFStreamer::emitDirectiveInsn() {
912 MipsTargetStreamer::emitDirectiveInsn();
913 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
914 MEF.createPendingLabelRelocs();
915}
916
Rafael Espindola054234f2014-01-27 03:53:56 +0000917void MipsTargetELFStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
Daniel Sandersd97a6342014-08-13 10:07:34 +0000918 unsigned ReturnReg_) {
919 MCContext &Context = getStreamer().getAssembler().getContext();
920 const MCRegisterInfo *RegInfo = Context.getRegisterInfo();
921
922 FrameInfoSet = true;
923 FrameReg = RegInfo->getEncodingValue(StackReg);
924 FrameOffset = StackSize;
925 ReturnReg = RegInfo->getEncodingValue(ReturnReg_);
Rafael Espindola054234f2014-01-27 03:53:56 +0000926}
Rafael Espindola25fa2912014-01-27 04:33:11 +0000927
928void MipsTargetELFStreamer::emitMask(unsigned CPUBitmask,
929 int CPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000930 GPRInfoSet = true;
931 GPRBitMask = CPUBitmask;
932 GPROffset = CPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000933}
934
935void MipsTargetELFStreamer::emitFMask(unsigned FPUBitmask,
936 int FPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000937 FPRInfoSet = true;
938 FPRBitMask = FPUBitmask;
939 FPROffset = FPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000940}
Vladimir Medic615b26e2014-03-04 09:54:09 +0000941
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000942void MipsTargetELFStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000943 // .cpload $reg
944 // This directive expands to:
945 // lui $gp, %hi(_gp_disp)
946 // addui $gp, $gp, %lo(_gp_disp)
947 // addu $gp, $gp, $reg
948 // when support for position independent code is enabled.
Eric Christophera5762812015-01-26 17:33:46 +0000949 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000950 return;
951
952 // There's a GNU extension controlled by -mno-shared that allows
953 // locally-binding symbols to be accessed using absolute addresses.
954 // This is currently not supported. When supported -mno-shared makes
955 // .cpload expand to:
956 // lui $gp, %hi(__gnu_local_gp)
957 // addiu $gp, $gp, %lo(__gnu_local_gp)
958
959 StringRef SymName("_gp_disp");
960 MCAssembler &MCA = getStreamer().getAssembler();
Jim Grosbach6f482002015-05-18 18:43:14 +0000961 MCSymbol *GP_Disp = MCA.getContext().getOrCreateSymbol(SymName);
Rafael Espindolab5d316b2015-05-29 20:21:02 +0000962 MCA.registerSymbol(*GP_Disp);
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000963
964 MCInst TmpInst;
965 TmpInst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +0000966 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000967 const MCSymbolRefExpr *HiSym = MCSymbolRefExpr::create(
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000968 "_gp_disp", MCSymbolRefExpr::VK_Mips_ABS_HI, MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +0000969 TmpInst.addOperand(MCOperand::createExpr(HiSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000970 getStreamer().EmitInstruction(TmpInst, STI);
971
972 TmpInst.clear();
973
974 TmpInst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +0000975 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
976 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000977 const MCSymbolRefExpr *LoSym = MCSymbolRefExpr::create(
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000978 "_gp_disp", MCSymbolRefExpr::VK_Mips_ABS_LO, MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +0000979 TmpInst.addOperand(MCOperand::createExpr(LoSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000980 getStreamer().EmitInstruction(TmpInst, STI);
981
982 TmpInst.clear();
983
984 TmpInst.setOpcode(Mips::ADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +0000985 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
986 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
987 TmpInst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000988 getStreamer().EmitInstruction(TmpInst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000989
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000990 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000991}
Matheus Almeidad92a3fa2014-05-01 10:24:46 +0000992
Daniel Sandersc6924fa2016-04-18 12:06:15 +0000993void MipsTargetELFStreamer::emitDirectiveCpRestore(int Offset) {
994 MipsTargetStreamer::emitDirectiveCpRestore(Offset);
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000995 // .cprestore offset
996 // When PIC mode is enabled and the O32 ABI is used, this directive expands
997 // to:
998 // sw $gp, offset($sp)
999 // and adds a corresponding LW after every JAL.
1000
1001 // Note that .cprestore is ignored if used with the N32 and N64 ABIs or if it
1002 // is used in non-PIC mode.
1003 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
1004 return;
1005
Daniel Sandersc6924fa2016-04-18 12:06:15 +00001006 // FIXME: MipsAsmParser currently emits the instructions that should be
1007 // emitted here.
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001008}
1009
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001010void MipsTargetELFStreamer::emitDirectiveCpsetup(unsigned RegNo,
1011 int RegOrOffset,
1012 const MCSymbol &Sym,
1013 bool IsReg) {
1014 // Only N32 and N64 emit anything for .cpsetup iff PIC is set.
Eric Christophera5762812015-01-26 17:33:46 +00001015 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001016 return;
1017
1018 MCAssembler &MCA = getStreamer().getAssembler();
1019 MCInst Inst;
1020
1021 // Either store the old $gp in a register or on the stack
1022 if (IsReg) {
1023 // move $save, $gpreg
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +00001024 Inst.setOpcode(Mips::OR64);
Jim Grosbache9119e42015-05-13 18:37:00 +00001025 Inst.addOperand(MCOperand::createReg(RegOrOffset));
1026 Inst.addOperand(MCOperand::createReg(Mips::GP));
1027 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001028 } else {
1029 // sd $gpreg, offset($sp)
1030 Inst.setOpcode(Mips::SD);
Jim Grosbache9119e42015-05-13 18:37:00 +00001031 Inst.addOperand(MCOperand::createReg(Mips::GP));
1032 Inst.addOperand(MCOperand::createReg(Mips::SP));
1033 Inst.addOperand(MCOperand::createImm(RegOrOffset));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001034 }
1035 getStreamer().EmitInstruction(Inst, STI);
1036 Inst.clear();
1037
Jim Grosbach13760bd2015-05-30 01:25:56 +00001038 const MCSymbolRefExpr *HiExpr = MCSymbolRefExpr::create(
Toma Tabacu8874eac2015-02-18 13:46:53 +00001039 &Sym, MCSymbolRefExpr::VK_Mips_GPOFF_HI, MCA.getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00001040 const MCSymbolRefExpr *LoExpr = MCSymbolRefExpr::create(
Toma Tabacu8874eac2015-02-18 13:46:53 +00001041 &Sym, MCSymbolRefExpr::VK_Mips_GPOFF_LO, MCA.getContext());
1042
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001043 // lui $gp, %hi(%neg(%gp_rel(funcSym)))
1044 Inst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001045 Inst.addOperand(MCOperand::createReg(Mips::GP));
1046 Inst.addOperand(MCOperand::createExpr(HiExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001047 getStreamer().EmitInstruction(Inst, STI);
1048 Inst.clear();
1049
1050 // addiu $gp, $gp, %lo(%neg(%gp_rel(funcSym)))
1051 Inst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001052 Inst.addOperand(MCOperand::createReg(Mips::GP));
1053 Inst.addOperand(MCOperand::createReg(Mips::GP));
1054 Inst.addOperand(MCOperand::createExpr(LoExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001055 getStreamer().EmitInstruction(Inst, STI);
1056 Inst.clear();
1057
1058 // daddu $gp, $gp, $funcreg
1059 Inst.setOpcode(Mips::DADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001060 Inst.addOperand(MCOperand::createReg(Mips::GP));
1061 Inst.addOperand(MCOperand::createReg(Mips::GP));
1062 Inst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001063 getStreamer().EmitInstruction(Inst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001064
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001065 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001066}
1067
Daniel Sandersf173dda2015-09-22 10:50:09 +00001068void MipsTargetELFStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
1069 bool SaveLocationIsRegister) {
1070 // Only N32 and N64 emit anything for .cpreturn iff PIC is set.
1071 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
1072 return;
1073
1074 MCInst Inst;
1075 // Either restore the old $gp from a register or on the stack
1076 if (SaveLocationIsRegister) {
1077 Inst.setOpcode(Mips::OR);
1078 Inst.addOperand(MCOperand::createReg(Mips::GP));
1079 Inst.addOperand(MCOperand::createReg(SaveLocation));
1080 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
1081 } else {
1082 Inst.setOpcode(Mips::LD);
1083 Inst.addOperand(MCOperand::createReg(Mips::GP));
1084 Inst.addOperand(MCOperand::createReg(Mips::SP));
1085 Inst.addOperand(MCOperand::createImm(SaveLocation));
1086 }
1087 getStreamer().EmitInstruction(Inst, STI);
1088
1089 forbidModuleDirective();
1090}
1091
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001092void MipsTargetELFStreamer::emitMipsAbiFlags() {
1093 MCAssembler &MCA = getStreamer().getAssembler();
1094 MCContext &Context = MCA.getContext();
1095 MCStreamer &OS = getStreamer();
Rafael Espindola0709a7b2015-05-21 19:20:38 +00001096 MCSectionELF *Sec = Context.getELFSection(
Rafael Espindolaba31e272015-01-29 17:33:21 +00001097 ".MIPS.abiflags", ELF::SHT_MIPS_ABIFLAGS, ELF::SHF_ALLOC, 24, "");
Rafael Espindolabb9a71c2015-05-26 15:07:25 +00001098 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +00001099 Sec->setAlignment(8);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001100 OS.SwitchSection(Sec);
1101
Daniel Sandersc7dbc632014-07-08 10:11:38 +00001102 OS << ABIFlagsSection;
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001103}