| Matt Arsenault | 1349a04 | 2018-05-22 06:32:10 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9 %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,CIVI %s |
| 3 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI,CIVI %s |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 4 | |
| 5 | ; GCN-LABEL: {{^}}s_shl_v2i16: |
| 6 | ; GFX9: s_load_dword [[LHS:s[0-9]+]] |
| 7 | ; GFX9: s_load_dword [[RHS:s[0-9]+]] |
| 8 | ; GFX9: v_mov_b32_e32 [[VLHS:v[0-9]+]], [[LHS]] |
| 9 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], [[RHS]], [[VLHS]] |
| 10 | |
| Matt Arsenault | 1349a04 | 2018-05-22 06:32:10 +0000 | [diff] [blame] | 11 | ; VI: s_load_dword s |
| 12 | ; VI: s_load_dword s |
| 13 | ; VI: s_lshr_b32 |
| 14 | ; VI: s_lshr_b32 |
| 15 | ; VI: s_and_b32 |
| 16 | ; VI: s_and_b32 |
| Matt Arsenault | 90083d3 | 2018-06-07 09:54:49 +0000 | [diff] [blame^] | 17 | ; VI: s_and_b32 |
| 18 | ; VI: s_or_b32 |
| Sam Kolton | 9fa1696 | 2017-04-06 15:03:28 +0000 | [diff] [blame] | 19 | |
| Matt Arsenault | 90083d3 | 2018-06-07 09:54:49 +0000 | [diff] [blame^] | 20 | |
| 21 | ; CI: s_load_dword s |
| 22 | ; CI: s_load_dword s |
| 23 | ; CI: s_lshr_b32 |
| 24 | ; CI: s_and_b32 |
| 25 | ; CI: s_lshr_b32 |
| 26 | ; CI: s_lshl_b32 |
| 27 | ; CI: s_lshl_b32 |
| 28 | ; CI: s_lshl_b32 |
| 29 | ; CI: s_and_b32 |
| 30 | ; CI: s_or_b32 |
| 31 | ; CI: _store_dword |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 32 | define amdgpu_kernel void @s_shl_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> %lhs, <2 x i16> %rhs) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 33 | %result = shl <2 x i16> %lhs, %rhs |
| 34 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out |
| 35 | ret void |
| 36 | } |
| 37 | |
| 38 | ; GCN-LABEL: {{^}}v_shl_v2i16: |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 39 | ; GCN: {{buffer|flat|global}}_load_dword [[LHS:v[0-9]+]] |
| 40 | ; GCN: {{buffer|flat|global}}_load_dword [[RHS:v[0-9]+]] |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 41 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], [[RHS]], [[LHS]] |
| 42 | |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 43 | ; VI: v_lshlrev_b16_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| Sam Kolton | 9fa1696 | 2017-04-06 15:03:28 +0000 | [diff] [blame] | 44 | ; VI: v_lshlrev_b16_sdwa v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1 |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 45 | ; VI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| 46 | |
| 47 | ; CI: s_mov_b32 [[MASK:s[0-9]+]], 0xffff{{$}} |
| 48 | ; CI: v_lshrrev_b32_e32 v{{[0-9]+}}, 16, [[LHS]] |
| 49 | ; CI: v_lshrrev_b32_e32 v{{[0-9]+}}, 16, v{{[0-9]+}} |
| 50 | ; CI: v_lshlrev_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| 51 | ; CI: v_lshl_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| 52 | ; CI: v_lshlrev_b32_e32 v{{[0-9]+}}, 16, v{{[0-9]+}} |
| 53 | ; CI: v_and_b32_e32 v{{[0-9]+}}, [[MASK]], v{{[0-9]+}} |
| 54 | ; CI: v_or_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 55 | define amdgpu_kernel void @v_shl_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> addrspace(1)* %in) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 56 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 57 | %tid.ext = sext i32 %tid to i64 |
| 58 | %in.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %in, i64 %tid.ext |
| 59 | %out.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %out, i64 %tid.ext |
| 60 | %b_ptr = getelementptr <2 x i16>, <2 x i16> addrspace(1)* %in.gep, i32 1 |
| 61 | %a = load <2 x i16>, <2 x i16> addrspace(1)* %in.gep |
| 62 | %b = load <2 x i16>, <2 x i16> addrspace(1)* %b_ptr |
| 63 | %result = shl <2 x i16> %a, %b |
| 64 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out.gep |
| 65 | ret void |
| 66 | } |
| 67 | |
| 68 | ; GCN-LABEL: {{^}}shl_v_s_v2i16: |
| 69 | ; GFX9: s_load_dword [[RHS:s[0-9]+]] |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 70 | ; GFX9: {{buffer|flat|global}}_load_dword [[LHS:v[0-9]+]] |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 71 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], [[RHS]], [[LHS]] |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 72 | define amdgpu_kernel void @shl_v_s_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> addrspace(1)* %in, <2 x i16> %sgpr) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 73 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 74 | %tid.ext = sext i32 %tid to i64 |
| 75 | %in.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %in, i64 %tid.ext |
| 76 | %out.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %out, i64 %tid.ext |
| 77 | %vgpr = load <2 x i16>, <2 x i16> addrspace(1)* %in.gep |
| 78 | %result = shl <2 x i16> %vgpr, %sgpr |
| 79 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out.gep |
| 80 | ret void |
| 81 | } |
| 82 | |
| 83 | ; GCN-LABEL: {{^}}shl_s_v_v2i16: |
| 84 | ; GFX9: s_load_dword [[LHS:s[0-9]+]] |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 85 | ; GFX9: {{buffer|flat|global}}_load_dword [[RHS:v[0-9]+]] |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 86 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], [[RHS]], [[LHS]] |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 87 | define amdgpu_kernel void @shl_s_v_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> addrspace(1)* %in, <2 x i16> %sgpr) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 88 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 89 | %tid.ext = sext i32 %tid to i64 |
| 90 | %in.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %in, i64 %tid.ext |
| 91 | %out.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %out, i64 %tid.ext |
| 92 | %vgpr = load <2 x i16>, <2 x i16> addrspace(1)* %in.gep |
| 93 | %result = shl <2 x i16> %sgpr, %vgpr |
| 94 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out.gep |
| 95 | ret void |
| 96 | } |
| 97 | |
| 98 | ; GCN-LABEL: {{^}}shl_imm_v_v2i16: |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 99 | ; GCN: {{buffer|flat|global}}_load_dword [[RHS:v[0-9]+]] |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 100 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], [[RHS]], 8 |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 101 | define amdgpu_kernel void @shl_imm_v_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> addrspace(1)* %in) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 102 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 103 | %tid.ext = sext i32 %tid to i64 |
| 104 | %in.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %in, i64 %tid.ext |
| 105 | %out.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %out, i64 %tid.ext |
| 106 | %vgpr = load <2 x i16>, <2 x i16> addrspace(1)* %in.gep |
| 107 | %result = shl <2 x i16> <i16 8, i16 8>, %vgpr |
| 108 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out.gep |
| 109 | ret void |
| 110 | } |
| 111 | |
| 112 | ; GCN-LABEL: {{^}}shl_v_imm_v2i16: |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 113 | ; GCN: {{buffer|flat|global}}_load_dword [[LHS:v[0-9]+]] |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 114 | ; GFX9: v_pk_lshlrev_b16 [[RESULT:v[0-9]+]], 8, [[LHS]] |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 115 | define amdgpu_kernel void @shl_v_imm_v2i16(<2 x i16> addrspace(1)* %out, <2 x i16> addrspace(1)* %in) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 116 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 117 | %tid.ext = sext i32 %tid to i64 |
| 118 | %in.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %in, i64 %tid.ext |
| 119 | %out.gep = getelementptr inbounds <2 x i16>, <2 x i16> addrspace(1)* %out, i64 %tid.ext |
| 120 | %vgpr = load <2 x i16>, <2 x i16> addrspace(1)* %in.gep |
| 121 | %result = shl <2 x i16> %vgpr, <i16 8, i16 8> |
| 122 | store <2 x i16> %result, <2 x i16> addrspace(1)* %out.gep |
| 123 | ret void |
| 124 | } |
| 125 | |
| 126 | ; GCN-LABEL: {{^}}v_shl_v4i16: |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 127 | ; GCN: {{buffer|flat|global}}_load_dwordx2 |
| 128 | ; GCN: {{buffer|flat|global}}_load_dwordx2 |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 129 | ; GFX9: v_pk_lshlrev_b16 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| 130 | ; GFX9: v_pk_lshlrev_b16 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 131 | ; GCN: {{buffer|flat|global}}_store_dwordx2 |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 132 | define amdgpu_kernel void @v_shl_v4i16(<4 x i16> addrspace(1)* %out, <4 x i16> addrspace(1)* %in) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 133 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 134 | %tid.ext = sext i32 %tid to i64 |
| 135 | %in.gep = getelementptr inbounds <4 x i16>, <4 x i16> addrspace(1)* %in, i64 %tid.ext |
| 136 | %out.gep = getelementptr inbounds <4 x i16>, <4 x i16> addrspace(1)* %out, i64 %tid.ext |
| 137 | %b_ptr = getelementptr <4 x i16>, <4 x i16> addrspace(1)* %in.gep, i32 1 |
| 138 | %a = load <4 x i16>, <4 x i16> addrspace(1)* %in.gep |
| 139 | %b = load <4 x i16>, <4 x i16> addrspace(1)* %b_ptr |
| 140 | %result = shl <4 x i16> %a, %b |
| 141 | store <4 x i16> %result, <4 x i16> addrspace(1)* %out.gep |
| 142 | ret void |
| 143 | } |
| 144 | |
| 145 | ; GCN-LABEL: {{^}}shl_v_imm_v4i16: |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 146 | ; GCN: {{buffer|flat|global}}_load_dwordx2 |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 147 | ; GFX9: v_pk_lshlrev_b16 v{{[0-9]+}}, 8, v{{[0-9]+}} |
| 148 | ; GFX9: v_pk_lshlrev_b16 v{{[0-9]+}}, 8, v{{[0-9]+}} |
| Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 149 | ; GCN: {{buffer|flat|global}}_store_dwordx2 |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 150 | define amdgpu_kernel void @shl_v_imm_v4i16(<4 x i16> addrspace(1)* %out, <4 x i16> addrspace(1)* %in) #0 { |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 151 | %tid = call i32 @llvm.amdgcn.workitem.id.x() |
| 152 | %tid.ext = sext i32 %tid to i64 |
| 153 | %in.gep = getelementptr inbounds <4 x i16>, <4 x i16> addrspace(1)* %in, i64 %tid.ext |
| 154 | %out.gep = getelementptr inbounds <4 x i16>, <4 x i16> addrspace(1)* %out, i64 %tid.ext |
| 155 | %vgpr = load <4 x i16>, <4 x i16> addrspace(1)* %in.gep |
| 156 | %result = shl <4 x i16> %vgpr, <i16 8, i16 8, i16 8, i16 8> |
| 157 | store <4 x i16> %result, <4 x i16> addrspace(1)* %out.gep |
| 158 | ret void |
| 159 | } |
| 160 | |
| 161 | declare i32 @llvm.amdgcn.workitem.id.x() #1 |
| 162 | |
| 163 | attributes #0 = { nounwind } |
| 164 | attributes #1 = { nounwind readnone } |