| Nicolai Haehnle | 814abb5 | 2018-10-31 13:27:08 +0000 | [diff] [blame] | 1 | ; RUN: llc -mtriple=amdgcn-- -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s |
| 2 | ; RUN: llc -mtriple=amdgcn-- -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s |
| Nicolai Haehnle | 3ffd383 | 2018-04-04 10:57:58 +0000 | [diff] [blame] | 3 | |
| 4 | ; SI-LABEL: {{^}}i1_copy_from_loop: |
| 5 | ; |
| Jordan Rupprecht | f9f8128 | 2019-08-29 19:03:58 +0000 | [diff] [blame] | 6 | ; SI: ; %Flow |
| 7 | ; SI-DAG: s_andn2_b64 [[LCSSA_ACCUM:s\[[0-9]+:[0-9]+\]]], [[LCSSA_ACCUM]], exec |
| 8 | ; SI-DAG: s_and_b64 [[CC_MASK2:s\[[0-9]+:[0-9]+\]]], [[CC_ACCUM:s\[[0-9]+:[0-9]+\]]], exec |
| 9 | ; SI: s_or_b64 [[LCSSA_ACCUM]], [[LCSSA_ACCUM]], [[CC_MASK2]] |
| 10 | |
| Nicolai Haehnle | 3ffd383 | 2018-04-04 10:57:58 +0000 | [diff] [blame] | 11 | ; SI: ; %for.body |
| Alexander Timofeev | 37bd9bd | 2019-06-06 21:13:02 +0000 | [diff] [blame] | 12 | ; SI: v_cmp_gt_u32_e64 [[CC_SREG:s\[[0-9]+:[0-9]+\]]], 4, |
| Jordan Rupprecht | f9f8128 | 2019-08-29 19:03:58 +0000 | [diff] [blame] | 13 | ; SI-DAG: s_andn2_b64 [[CC_ACCUM]], [[CC_ACCUM]], exec |
| Alexander Timofeev | 37bd9bd | 2019-06-06 21:13:02 +0000 | [diff] [blame] | 14 | ; SI-DAG: s_and_b64 [[CC_MASK:s\[[0-9]+:[0-9]+\]]], [[CC_SREG]], exec |
| 15 | ; SI: s_or_b64 [[CC_ACCUM]], [[CC_ACCUM]], [[CC_MASK]] |
| 16 | |
| 17 | ; SI: ; %Flow1 |
| 18 | ; SI: s_or_b64 [[CC_ACCUM]], [[CC_ACCUM]], exec |
| Nicolai Haehnle | 814abb5 | 2018-10-31 13:27:08 +0000 | [diff] [blame] | 19 | |
| Nicolai Haehnle | 814abb5 | 2018-10-31 13:27:08 +0000 | [diff] [blame] | 20 | ; SI: ; %for.end |
| 21 | ; SI: s_and_saveexec_b64 {{s\[[0-9]+:[0-9]+\]}}, [[LCSSA_ACCUM]] |
| 22 | |
| Nicolai Haehnle | 3ffd383 | 2018-04-04 10:57:58 +0000 | [diff] [blame] | 23 | define amdgpu_ps void @i1_copy_from_loop(<4 x i32> inreg %rsrc, i32 %tid) { |
| 24 | entry: |
| 25 | br label %for.body |
| 26 | |
| 27 | for.body: |
| 28 | %i = phi i32 [0, %entry], [%i.inc, %end.loop] |
| 29 | %cc = icmp ult i32 %i, 4 |
| 30 | br i1 %cc, label %mid.loop, label %for.end |
| 31 | |
| 32 | mid.loop: |
| 33 | %v = call float @llvm.amdgcn.buffer.load.f32(<4 x i32> %rsrc, i32 %tid, i32 %i, i1 false, i1 false) |
| 34 | %cc2 = fcmp oge float %v, 0.0 |
| 35 | br i1 %cc2, label %end.loop, label %for.end |
| 36 | |
| 37 | end.loop: |
| 38 | %i.inc = add i32 %i, 1 |
| 39 | br label %for.body |
| 40 | |
| 41 | for.end: |
| 42 | br i1 %cc, label %if, label %end |
| 43 | |
| 44 | if: |
| 45 | call void @llvm.amdgcn.exp.f32(i32 0, i32 15, float undef, float undef, float undef, float undef, i1 true, i1 true) |
| 46 | br label %end |
| 47 | |
| 48 | end: |
| 49 | ret void |
| 50 | } |
| 51 | |
| 52 | declare float @llvm.amdgcn.buffer.load.f32(<4 x i32>, i32, i32, i1, i1) #0 |
| 53 | declare void @llvm.amdgcn.exp.f32(i32, i32, float, float, float, float, i1, i1) #1 |
| 54 | |
| 55 | attributes #0 = { nounwind readonly } |
| 56 | attributes #1 = { nounwind inaccessiblememonly } |