blob: 34475fd704a1113bc07978c17190fad0a052a5d6 [file] [log] [blame]
Akira Hatanakaecfb8282012-09-22 00:07:12 +00001//===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips DSP ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// ImmLeaf
15def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>;
16def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>;
17def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>;
18def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>;
19def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>;
20def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>;
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +000021
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000022// Mips-specific dsp nodes
23def SDT_MipsExtr : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
Akira Hatanaka9061a462012-09-27 02:11:20 +000024def SDT_MipsShilo : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
25def SDT_MipsDPA : SDTypeProfile<0, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
26
27class MipsDSPBase<string Opc, SDTypeProfile Prof> :
28 SDNode<!strconcat("MipsISD::", Opc), Prof,
29 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000030
31class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> :
32 SDNode<!strconcat("MipsISD::", Opc), Prof,
33 [SDNPHasChain, SDNPInGlue, SDNPOutGlue, SDNPSideEffect]>;
34
35def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>;
36def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>;
37def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>;
38def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>;
39def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>;
40def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>;
41
Akira Hatanaka9061a462012-09-27 02:11:20 +000042def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>;
43def MipsMTHLIP : MipsDSPBase<"MTHLIP", SDT_MipsShilo>;
44
45def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>;
46def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>;
47def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>;
48def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>;
49def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>;
50
51def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>;
52def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>;
53def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>;
54def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>;
55def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>;
56def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>;
57def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>;
58def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>;
59
60def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>;
61def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>;
62def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>;
63def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>;
64def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>;
65def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>;
66def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>;
67def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>;
68def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>;
69
70def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>;
71def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>;
72def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>;
73def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>;
74def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>;
75def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>;
76
77// Flags.
78class IsCommutable {
79 bit isCommutable = 1;
80}
81
82class UseAC {
83 list<Register> Uses = [AC0];
84}
85
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000086// Instruction encoding.
Akira Hatanaka9061a462012-09-27 02:11:20 +000087class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>;
88class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>;
89class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>;
90class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>;
91class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>;
92class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>;
93class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>;
94class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>;
95class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>;
96class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>;
97class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>;
98class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>;
99class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>;
100class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>;
101class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>;
102class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>;
103class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>;
104class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>;
105class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>;
106
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000107class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>;
108class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>;
109class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>;
110class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>;
111class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>;
112class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>;
113class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>;
114class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>;
115class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>;
116class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>;
117class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>;
118class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000119class SHILO_ENC : SHILO_R1_FMT<0b11010>;
120class SHILOV_ENC : SHILO_R2_FMT<0b11011>;
121class MTHLIP_ENC : SHILO_R2_FMT<0b11111>;
122
123class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>;
124class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>;
125class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>;
126class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>;
127class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>;
128class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>;
129class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>;
130class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>;
131class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000132
133// Instruction desc.
134class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
135 InstrItinClass itin> {
136 dag OutOperandList = (outs CPURegs:$rt);
137 dag InOperandList = (ins ACRegs:$ac, CPURegs:$shift_rs);
138 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
139 InstrItinClass Itinerary = itin;
140 list<Register> Defs = [DSPCtrl];
141}
142
143class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
144 InstrItinClass itin> {
145 dag OutOperandList = (outs CPURegs:$rt);
146 dag InOperandList = (ins ACRegs:$ac, uimm16:$shift_rs);
147 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
148 InstrItinClass Itinerary = itin;
149 list<Register> Defs = [DSPCtrl];
150}
151
Akira Hatanaka9061a462012-09-27 02:11:20 +0000152class SHILO_R1_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
153 Instruction realinst> :
154 PseudoDSP<(outs), (ins simm16:$shift), [(OpNode immSExt6:$shift)]>,
155 PseudoInstExpansion<(realinst AC0, simm16:$shift)> {
156 list<Register> Defs = [DSPCtrl, AC0];
157 list<Register> Uses = [AC0];
158 InstrItinClass Itinerary = itin;
159}
160
161class SHILO_R1_DESC_BASE<string instr_asm> {
162 dag OutOperandList = (outs ACRegs:$ac);
163 dag InOperandList = (ins simm16:$shift);
164 string AsmString = !strconcat(instr_asm, "\t$ac, $shift");
165}
166
167class SHILO_R2_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
168 Instruction realinst> :
169 PseudoDSP<(outs), (ins CPURegs:$rs), [(OpNode CPURegs:$rs)]>,
170 PseudoInstExpansion<(realinst AC0, CPURegs:$rs)> {
171 list<Register> Defs = [DSPCtrl, AC0];
172 list<Register> Uses = [AC0];
173 InstrItinClass Itinerary = itin;
174}
175
176class SHILO_R2_DESC_BASE<string instr_asm> {
177 dag OutOperandList = (outs ACRegs:$ac);
178 dag InOperandList = (ins CPURegs:$rs);
179 string AsmString = !strconcat(instr_asm, "\t$ac, $rs");
180}
181
182class MTHLIP_DESC_BASE<string instr_asm> {
183 dag OutOperandList = (outs ACRegs:$ac);
184 dag InOperandList = (ins CPURegs:$rs);
185 string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
186}
187
188class DPA_W_PH_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
189 Instruction realinst> :
190 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
191 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
192 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
193 list<Register> Defs = [DSPCtrl, AC0];
194 list<Register> Uses = [AC0];
195 InstrItinClass Itinerary = itin;
196}
197
198class DPA_W_PH_DESC_BASE<string instr_asm> {
199 dag OutOperandList = (outs ACRegs:$ac);
200 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
201 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
202}
203
204class MULT_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
205 Instruction realinst> :
206 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
207 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
208 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
209 list<Register> Defs = [DSPCtrl, AC0];
210 InstrItinClass Itinerary = itin;
211}
212
213class MULT_DESC_BASE<string instr_asm> {
214 dag OutOperandList = (outs ACRegs:$ac);
215 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
216 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
217}
218
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000219//===----------------------------------------------------------------------===//
220// MIPS DSP Rev 1
221//===----------------------------------------------------------------------===//
222
Akira Hatanaka9061a462012-09-27 02:11:20 +0000223// Multiplication
224class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph">;
225
226class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl">;
227
228class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr">;
229
230class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl">;
231
232class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr">;
233
234// Dot product with accumulate/subtract
235class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl">;
236
237class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr">;
238
239class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl">;
240
241class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr">;
242
243class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph">;
244
245class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph">;
246
247class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w">;
248
249class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w">;
250
251class MULT_DSP_DESC : MULT_DESC_BASE<"mult">;
252
253class MULTU_DSP_DESC : MULT_DESC_BASE<"multu">;
254
255class MADD_DSP_DESC : MULT_DESC_BASE<"madd">;
256
257class MADDU_DSP_DESC : MULT_DESC_BASE<"maddu">;
258
259class MSUB_DSP_DESC : MULT_DESC_BASE<"msub">;
260
261class MSUBU_DSP_DESC : MULT_DESC_BASE<"msubu">;
262
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000263// Extr
264class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>;
265
266class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>;
267
268class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>;
269
270class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP,
271 NoItinerary>;
272
273class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>;
274
275class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W,
276 NoItinerary>;
277
278class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W,
279 NoItinerary>;
280
281class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W,
282 NoItinerary>;
283
284class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W,
285 NoItinerary>;
286
287class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W,
288 NoItinerary>;
289
290class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H,
291 NoItinerary>;
292
293class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H,
294 NoItinerary>;
295
Akira Hatanaka9061a462012-09-27 02:11:20 +0000296class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo">;
297
298class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov">;
299
300class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip">;
301
302//===----------------------------------------------------------------------===//
303// MIPS DSP Rev 2
304// Dot product with accumulate/subtract
305class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph">;
306
307class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph">;
308
309class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph">;
310
311class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph">;
312
313class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph">;
314
315class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph">;
316
317class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph">;
318
319class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph">;
320
321class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph">;
322
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000323// Instruction defs.
324// MIPS DSP Rev 1
Akira Hatanaka9061a462012-09-27 02:11:20 +0000325def MULSAQ_S_W_PH : MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC;
326def MAQ_S_W_PHL : MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC;
327def MAQ_S_W_PHR : MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC;
328def MAQ_SA_W_PHL : MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC;
329def MAQ_SA_W_PHR : MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC;
330def DPAU_H_QBL : DPAU_H_QBL_ENC, DPAU_H_QBL_DESC;
331def DPAU_H_QBR : DPAU_H_QBR_ENC, DPAU_H_QBR_DESC;
332def DPSU_H_QBL : DPSU_H_QBL_ENC, DPSU_H_QBL_DESC;
333def DPSU_H_QBR : DPSU_H_QBR_ENC, DPSU_H_QBR_DESC;
334def DPAQ_S_W_PH : DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC;
335def DPSQ_S_W_PH : DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC;
336def DPAQ_SA_L_W : DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC;
337def DPSQ_SA_L_W : DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC;
338def MULT_DSP : MULT_DSP_ENC, MULT_DSP_DESC;
339def MULTU_DSP : MULTU_DSP_ENC, MULTU_DSP_DESC;
340def MADD_DSP : MADD_DSP_ENC, MADD_DSP_DESC;
341def MADDU_DSP : MADDU_DSP_ENC, MADDU_DSP_DESC;
342def MSUB_DSP : MSUB_DSP_ENC, MSUB_DSP_DESC;
343def MSUBU_DSP : MSUBU_DSP_ENC, MSUBU_DSP_DESC;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000344def EXTP : EXTP_ENC, EXTP_DESC;
345def EXTPV : EXTPV_ENC, EXTPV_DESC;
346def EXTPDP : EXTPDP_ENC, EXTPDP_DESC;
347def EXTPDPV : EXTPDPV_ENC, EXTPDPV_DESC;
348def EXTR_W : EXTR_W_ENC, EXTR_W_DESC;
349def EXTRV_W : EXTRV_W_ENC, EXTRV_W_DESC;
350def EXTR_R_W : EXTR_R_W_ENC, EXTR_R_W_DESC;
351def EXTRV_R_W : EXTRV_R_W_ENC, EXTRV_R_W_DESC;
352def EXTR_RS_W : EXTR_RS_W_ENC, EXTR_RS_W_DESC;
353def EXTRV_RS_W : EXTRV_RS_W_ENC, EXTRV_RS_W_DESC;
354def EXTR_S_H : EXTR_S_H_ENC, EXTR_S_H_DESC;
355def EXTRV_S_H : EXTRV_S_H_ENC, EXTRV_S_H_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000356def SHILO : SHILO_ENC, SHILO_DESC;
357def SHILOV : SHILOV_ENC, SHILOV_DESC;
358def MTHLIP : MTHLIP_ENC, MTHLIP_DESC;
359
360// MIPS DSP Rev 2
361let Predicates = [HasDSPR2] in {
362
363def DPA_W_PH : DPA_W_PH_ENC, DPA_W_PH_DESC;
364def DPS_W_PH : DPS_W_PH_ENC, DPS_W_PH_DESC;
365def DPAQX_S_W_PH : DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC;
366def DPAQX_SA_W_PH : DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC;
367def DPAX_W_PH : DPAX_W_PH_ENC, DPAX_W_PH_DESC;
368def DPSX_W_PH : DPSX_W_PH_ENC, DPSX_W_PH_DESC;
369def DPSQX_S_W_PH : DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC;
370def DPSQX_SA_W_PH : DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC;
371def MULSA_W_PH : MULSA_W_PH_ENC, MULSA_W_PH_DESC;
372
373}
374
375// Pseudos.
376def MULSAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSAQ_S_W_PH, NoItinerary,
377 MULSAQ_S_W_PH>;
378def MAQ_S_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHL, NoItinerary,
379 MAQ_S_W_PHL>;
380def MAQ_S_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHR, NoItinerary,
381 MAQ_S_W_PHR>;
382def MAQ_SA_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHL, NoItinerary,
383 MAQ_SA_W_PHL>;
384def MAQ_SA_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHR, NoItinerary,
385 MAQ_SA_W_PHR>;
386def DPAU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBL, NoItinerary,
387 DPAU_H_QBL>;
388def DPAU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBR, NoItinerary,
389 DPAU_H_QBR>;
390def DPSU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBL, NoItinerary,
391 DPSU_H_QBL>;
392def DPSU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBR, NoItinerary,
393 DPSU_H_QBR>;
394def DPAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_S_W_PH, NoItinerary,
395 DPAQ_S_W_PH>;
396def DPSQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_S_W_PH, NoItinerary,
397 DPSQ_S_W_PH>;
398def DPAQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_SA_L_W, NoItinerary,
399 DPAQ_SA_L_W>;
400def DPSQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_SA_L_W, NoItinerary,
401 DPSQ_SA_L_W>;
402
403def MULT_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULT, NoItinerary, MULT_DSP>,
404 IsCommutable;
405def MULTU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULTU, NoItinerary, MULTU_DSP>,
406 IsCommutable;
407def MADD_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADD_DSP, NoItinerary, MADD_DSP>,
408 IsCommutable, UseAC;
409def MADDU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADDU_DSP, NoItinerary, MADDU_DSP>,
410 IsCommutable, UseAC;
411def MSUB_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUB_DSP, NoItinerary, MSUB_DSP>,
412 UseAC;
413def MSUBU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUBU_DSP, NoItinerary, MSUBU_DSP>,
414 UseAC;
415
416def SHILO_PSEUDO : SHILO_R1_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILO>;
417def SHILOV_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILOV>;
418def MTHLIP_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsMTHLIP, NoItinerary, MTHLIP>;
419
420let Predicates = [HasDSPR2] in {
421
422def DPA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPA_W_PH, NoItinerary, DPA_W_PH>;
423def DPS_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPS_W_PH, NoItinerary, DPS_W_PH>;
424def DPAQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_S_W_PH, NoItinerary,
425 DPAQX_S_W_PH>;
426def DPAQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_SA_W_PH, NoItinerary,
427 DPAQX_SA_W_PH>;
428def DPAX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAX_W_PH, NoItinerary,
429 DPAX_W_PH>;
430def DPSX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSX_W_PH, NoItinerary,
431 DPSX_W_PH>;
432def DPSQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_S_W_PH, NoItinerary,
433 DPSQX_S_W_PH>;
434def DPSQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_SA_W_PH, NoItinerary,
435 DPSQX_SA_W_PH>;
436def MULSA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSA_W_PH, NoItinerary,
437 MULSA_W_PH>;
438
439}
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000440
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +0000441// Patterns.
442class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> :
443 Pat<pattern, result>, Requires<[pred]>;
444
Akira Hatanakade8231ea2012-09-27 01:56:38 +0000445class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC,
446 RegisterClass SrcRC> :
447 DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))),
448 (COPY_TO_REGCLASS SrcRC:$src, DstRC)>;
449
450def : BitconvertPat<i32, v2i16, CPURegs, DSPRegs>;
451def : BitconvertPat<i32, v4i8, CPURegs, DSPRegs>;
452def : BitconvertPat<v2i16, i32, DSPRegs, CPURegs>;
453def : BitconvertPat<v4i8, i32, DSPRegs, CPURegs>;
454
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +0000455def : DSPPat<(v2i16 (load addr:$a)),
456 (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
457def : DSPPat<(v4i8 (load addr:$a)),
458 (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
459def : DSPPat<(store (v2i16 DSPRegs:$val), addr:$a),
460 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
461def : DSPPat<(store (v4i8 DSPRegs:$val), addr:$a),
462 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000463
464// Extr patterns.
465class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> :
466 DSPPat<(i32 (OpNode CPURegs:$rs)), (Instr AC0, CPURegs:$rs)>;
467
468class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> :
469 DSPPat<(i32 (OpNode immZExt5:$shift)), (Instr AC0, immZExt5:$shift)>;
470
471def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>;
472def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>;
473def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>;
474def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>;
475def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>;
476def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>;
477def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>;
478def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>;
479def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>;
480def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>;
481def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>;
482def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>;